Claims
- 1 (canceled)
- 2: A semiconductor device comprising:
a first insulating film formed on a semiconductor substrate; first and second wirings arranged on the first insulating film at a predetermined interval, each of the first and second wirings composed of a conductive film and a second insulating film on the conductive film; a third insulating film formed between the first and second wirings; a contact hole formed in the third insulating film between the first and second wirings and in the first insulating film under the third insulating film; and a fourth insulating film formed in the contact hole, the fourth insulating film being formed at least on a side wall of the conductive film and a side wall of the first insulating film.
- 3: The device according to claim 2, wherein the contact hole is defined by the second insulating films of the first and second wirings and line/space patterns intersecting perpendicularly to the first and second wirings.
- 4: The device according to claim 2, wherein the second insulating film is a silicon nitride film, and the first and third insulating films are silicon oxide films.
- 5: The device according to claim 2, wherein the fourth insulating film is one of a silicon oxide film and a composite film of a silicon nitride film and a silicon oxide film, and has a smaller dielectric constant than a dielectric constant of a silicon nitride film.
- 6: A semiconductor device comprising:
a plurality of MOS transistors each having a gate electrode and source/drain regions, the MOS transistors being formed on a surface region of a semiconductor substrate; bit lines connected to one of the source/drain regions of the MOS transistors, the bit lines being located so as to intersect perpendicularly to a word line connected to the gate electrode; capacitors formed above the bit lines, each of the capacitors being connected to the other of the source/drain regions of the MOS transistors; a first insulating film covering the MOS transistors; a second insulating film formed on each of the bit lines; a third insulating film formed on the first insulating film and between the bit lines; contact holes for storage node contacts connected between the other of the source/drain regions and a storage node electrode of the capacitors, formed through the third insulating film and the first insulating film, the contact holes exposing a side surface of each of the bit lines; and a fourth insulating film formed in the contact holes and on at least a side wall of the bit lines and a side wall of the first insulating film.
- 7: The device according to claim 6, wherein the contact holes are defined by the second insulating film on each of the bit lines and line/space patterns intersecting perpendicularly to the bit lines.
- 8: The device according to claim 6, wherein the second insulating film is a silicon nitride film, and the first and third insulating films are silicon oxide films.
- 9: A semiconductor device comprising:
a plurality of MOS transistors each having a gate electrode and source/drain regions, the MOS transistors being formed on a surface region of a semiconductor substrate; bit lines connected to one of the source/drain regions of the MOS transistors, the bit lines being located so as to intersect perpendicularly to a word line connected to the gate electrode; capacitors formed above the bit lines, each of the capacitors being connected to the other of the source/drain regions of the MOS transistors; a first insulating film covering the MOS transistors, the bit lines being formed on the first insulating film; a second insulating film formed on each of the bit lines; a third insulating film formed on at least the first insulating film; contact holes formed through the third insulating film and the first insulating film, the contact holes exposing a side surface of each of the bit lines, and connected to a storage node electrode of each of the capacitors; and a fourth insulating film formed on a side wall of the bit lines and a side wall of the first insulating film.
- 10: The device according to claim 9, wherein the contact holes are defined by the second insulating film on each of the bit lines and line/space patterns intersecting perpendicularly to the bit lines.
- 11: The device according to claim 9, wherein the second insulating film is a silicon nitride film, and the first and third insulating films are silicon oxide films.
- 12: A semiconductor device comprising:
a semiconductor substrate; an element separating insulating film formed in the semiconductor substrate, the element separating insulating film separating an element region; MOS transistors, formed in the element region, each of the MOS transistors having a gate insulating film, a gate electrode connected to a word line and source/drain regions; a first insulating film covering the element separating insulating film and the MOS transistors; first contact holes formed in the first insulating film, and reaching one of the source/drain regions of the MOS transistors; second contact holes formed in the first insulating film, and reaching the other of the source/drain region of the MOS transistors; first conductive plugs filling up the first contact holes; second conductive plugs filling up the second contact holes; a second insulating film covering the first insulating film and the first and second conductive plugs; bit line contacts formed in the second insulating film, and reaching the first conductive plugs; bit lines formed on the second insulating film and the bit line contacts, a lower part of each of the bit lines being composed of a conductive film and an upper part being composed of a third insulating film; a fourth insulating film formed on the second insulating film and between the bit lines; storage node contact holes for storage node contacts of the capacitors, formed through the fourth insulating film and the second insulating film, the storage node contact holes exposing a side surface of each of the bit lines; a fifth insulating film formed in the storage node contact holes and on at least a side wall of the conductive film of the bit lines and a side wall of the second insulating film; and capacitors, each of the capacitors having a storage node electrode, a capacitor insulating film formed on the storage node electrode, and a plate electrode formed on the capacitor insulating film, wherein the storage node electrode is connected to the second conductive plugs by the storage node contact holes.
- 13: The device according to claim 12, wherein the storage node contact holes are defined by the third insulating film on each of the bit lines and line/space patterns intersecting perpendicularly to the bit lines.
- 14: The device according to claim 12, wherein the third insulating film is a silicon nitride film, and the second and fourth insulating films are silicon oxide films.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-254218 |
Sep 1995 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10/388,462, filed Mar. 17, 2003, which is a continuation of U.S. patent application Ser. No. 09/631,830, filed Aug. 3, 2000 (now U.S. Pat. No. 6,551,894), which is a divisional of U.S. patent application Ser. No. 08/720,032, filed Sep. 27, 1996 (now U.S. Pat. No. 6,130,450), which is based upon and claims the benefit of priority from prior Japanese Patent Application No. 7-254218, filed Sep. 29, 1995, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08720032 |
Sep 1996 |
US |
Child |
09631830 |
Aug 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10388462 |
Mar 2003 |
US |
Child |
10893914 |
Jul 2004 |
US |
Parent |
09631830 |
Aug 2000 |
US |
Child |
10388462 |
Mar 2003 |
US |