The present invention relates generally to a method for removing a hard mask on an SOI substrate without using a chemical mechanical polish (CMP) process.
For embedded DRAM (eDRAM) processing in 22 nm technology and beyond, a conventional spacer at a sidewall of a deep trench cannot be used to etch the deep trench sufficiently. Without the spacer at the sidewall of the deep trench, it is difficult to remove a hard mask material. When etching a deep trench in an SOI substrate, it is difficult to remove the hard mask material due to the presence of a BOX layer. Conventional methods of hard mask removal on bulk substrates use a wet process. Borosilicate glass (BSG) is typically used as the hard mask material. BSG can be easily etched by a wet process, such as hydrofluoric acid (HF) or buffered hydrofluoric acid (BHF). Since the SOI substrate has the BOX layer, the wet process cannot be used. A CMP process may be used to remove the hard mask material. However, the CMP process results in hard mask thickness variation because of variation in the CMP process itself and hard mask material thickness non-uniformity. CMP process non-uniformity causes recess depth variation directly and may result in deep trench to substrate leakage current. It may also cause a deep trench to deep trench short or an exposed node dielectric by the etching process. The exposed node dielectric may result in substrate warpage by oxidation of a metal high-dielectric constant (MHK) node electrode. A two step deep trench CMP process may reduce the depth variation, but also increases cost.
In a first aspect of the invention, a method of forming a device includes providing a semiconductor-on-insulator (SOI) substrate having a top SOI layer, a middle BOX layer and a bottom substrate layer. The method includes depositing a hard mask layer on the SOI substrate. The method includes forming a trench in the SOI substrate, wherein the trench extends into the substrate layer. The method includes depositing a blocking layer on a top surface of the hard mask layer and on a bottom and sidewalls of the trench. The method includes removing a portion of the blocking layer above the hard mask layer and on the bottom of the trench. The method includes removing the hard mask layer. The method includes removing the remaining portion of the blocking layer on the sidewalls of the trench. The method includes depositing a first conductive material to fill the trench. The method further includes planarizing the first conductive material. The method also includes removing a portion of the first conductive material from the trench, wherein a top surface of the first conductive material is below a bottom surface of the SOI layer and above a top surface of the substrate layer.
In a further aspect of the invention, a method of forming a device includes providing a semiconductor-on-insulator (SOI) substrate having a top SOI layer, a middle BOX layer and a bottom substrate layer. The method includes depositing a pad nitride layer on a top surface of the SOI layer. The method includes depositing a hard mask layer on a top surface of the pad nitride layer. The method includes forming a trench in the SOI substrate, wherein the trench extends into the substrate layer. The method includes depositing a blocking layer on a top surface of the hard mask layer and on a bottom and sidewalls of the trench. The method includes removing a portion of the blocking layer above the hard mask layer and on the bottom of the trench. The method includes removing the hard mask layer. The method includes removing the remaining portion of the blocking layer on the sidewalls of the trench. The method includes depositing a node dielectric layer on a top surface of the pad nitride layer and on a bottom and sidewalls of the trench. The method includes depositing a liner layer on a top surface of the node dielectric layer. The method includes depositing a first conductive material on a top surface of the liner layer to fill the trench. The method includes planarizing the first conductive material. The method further includes removing a portion of the first conductive material from the trench, wherein a top surface of the first conductive material is below a bottom surface of the SOI layer and above a top surface of the substrate layer. The method also includes removing a portion of the node dielectric layer and a portion of the liner layer above the pad nitride liner and a portion of the node dielectric layer and a portion of the liner layer from the sidewalls of the trench above the top surface of the first conductive material.
In a further aspect of the invention a device includes a semiconductor-on-insulator (SOI) substrate having an SOI layer, a BOX layer and a substrate layer. The device includes a pad nitride layer deposited on a top surface of the SOI layer. The device includes a trench formed in the SOI substrate, wherein the trench extends into the substrate layer. The device includes a node dielectric layer deposited on a bottom and sidewalls of the first trench. The device further includes a liner layer deposited on a top surface of the node dielectric layer. The device also includes a first conductive material deposited in the trench, wherein a top surface of the first conductive material is below a bottom surface of the SOI layer and above a top surface of the substrate layer, wherein a top surface of the node dielectric layer and a top surface of the liner layer are coplanar with the top surface of the first conductive material.
In a yet further aspect of the invention, a design structure tangibly embodied in a machine readable medium for designing, manufacturing, or testing an integrated circuit, the design structure includes a semiconductor-on-insulator (SOI) substrate having an SOI layer, a BOX layer and a substrate layer. The design structure includes a pad nitride layer deposited on a top surface of the SOI layer. The design structure includes a trench formed in the SOI substrate, wherein the trench extends into the substrate layer. The design structure includes a node dielectric layer deposited on a bottom and sidewalls of the first trench. The design structure further includes a liner layer deposited on a top surface of the node dielectric layer. The design structure also includes a conductive material deposited in the trench, wherein a top surface of the conductive material is below a bottom surface of the SOI layer and above a top surface of the substrate layer, wherein a top surface of the node dielectric layer and a top surface of the liner layer are coplanar with the top surface of the conductive material.
The present invention is described in the detailed description below, in reference to the accompanying drawings that depict non-limiting examples of exemplary embodiments of the present invention.
Disclosed herein is a structure and method for hard mask removal on an SOI substrate without using a chemical mechanical polish (CMP) process. By depositing a blocking material on a hard mask material after a deep trench reactive ion etch (RIE) process and removing the blocking material on top of the hard mask material, a selective wet etch process can be used to remove the hard mask material selectively. The blocking material can be easily removed prior to node dielectric deposition. By implementing a wet etching process to remove the hard mask material, recess depth can be effectively controlled and provide yield improvement of embedded DRAM (eDRAM) devices in 22 nm technology and beyond.
A pad nitride layer 140 is deposited on a top surface of SOI substrate 130. Pad nitride layer 140 may be deposited by conventional deposition methods such as chemical vapor deposition (CVD) or any other known or later developed methods. Pad nitride layer 140 may comprise silicon nitride or other materials or combinations of materials. Pad nitride layer 140 may have a thickness in a range from about 400 angstroms to about 1,600 angstroms, but can be thinner or thicker.
A hard mask layer 150 is deposited on a top surface of pad nitride layer 140. Hard mask layer 150 may be deposited by conventional deposition methods such as CVD or plasma enhanced chemical vapor deposition (PECVD). Hard mask layer 150 may comprise silicon oxide, high density plasma (HDP) oxide, hafnium oxide, borosilicate glass (BSG) oxide, undoped silicate glass (USG) oxide or other materials or combinations of materials. Hard mask layer 150 may have a thickness in a range from about 100 angstroms to about 12,000 angstroms, but can be thinner or thicker. Hard mask layer thickness may be reduced to obtain a better margin of hard mask removal because a deep trench CMP process is not being used.
A trench 160 is formed through hard mask layer 150, pad nitride layer 140 and SOI substrate 105. Trench 160 extends into substrate layer 110. Trench 160 may be formed using conventional etching processes such as RIE.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Design process 910 may include using a variety of inputs; for example, inputs from library elements 930 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 940, characterization data 950, verification data 960, design rules 970, and test data files 985 (which may include test patterns and other testing information). Design process 910 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 910 without deviating from the scope and spirit of the invention. The design structure of the invention is not limited to any specific design flow.
Design process 910 preferably translates an embodiment of the invention as shown in
The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
This application is a divisional of currently co-pending U.S. patent application Ser. No. 13/009,056, filed on Jan. 19, 2011, the subject matter of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5614431 | DeBrosse | Mar 1997 | A |
5874758 | DeBrosse | Feb 1999 | A |
6066526 | Hakey et al. | May 2000 | A |
6232171 | Mei | May 2001 | B1 |
6245640 | Claussen et al. | Jun 2001 | B1 |
6365485 | Shiao et al. | Apr 2002 | B1 |
6391706 | Wu et al. | May 2002 | B2 |
6413835 | Norstrom et al. | Jul 2002 | B1 |
6440792 | Shiao et al. | Aug 2002 | B1 |
6440858 | Canale et al. | Aug 2002 | B1 |
6503813 | Koburger, III | Jan 2003 | B1 |
6528367 | Lee | Mar 2003 | B1 |
6566177 | Radens et al. | May 2003 | B1 |
6635525 | Mandelman et al. | Oct 2003 | B1 |
6660581 | Yang et al. | Dec 2003 | B1 |
6696365 | Kumar et al. | Feb 2004 | B2 |
6732550 | Won | May 2004 | B2 |
6770541 | Yin et al. | Aug 2004 | B1 |
6815749 | Mandelman et al. | Nov 2004 | B1 |
6964926 | Huang et al. | Nov 2005 | B2 |
6995449 | Yin et al. | Feb 2006 | B1 |
7015115 | Yin et al. | Mar 2006 | B1 |
7029753 | Tzou et al. | Apr 2006 | B2 |
7078290 | Weis | Jul 2006 | B2 |
7101806 | Cline et al. | Sep 2006 | B2 |
7109097 | Paranjpe et al. | Sep 2006 | B2 |
7341952 | Tzou et al. | Mar 2008 | B2 |
7402522 | Hsieh et al. | Jul 2008 | B2 |
7413943 | Kim et al. | Aug 2008 | B2 |
7446366 | Paranjpe et al. | Nov 2008 | B2 |
7550359 | Cheng et al. | Jun 2009 | B1 |
7575970 | Ho et al. | Aug 2009 | B2 |
7579280 | Brask et al. | Aug 2009 | B2 |
7642158 | Parascandola et al. | Jan 2010 | B2 |
7648886 | Ngo et al. | Jan 2010 | B2 |
7713881 | Paranjpe et al. | May 2010 | B2 |
7736954 | Hussain et al. | Jun 2010 | B2 |
20010044180 | Schrems | Nov 2001 | A1 |
20020125521 | Schrems | Sep 2002 | A1 |
20020137278 | Temmler | Sep 2002 | A1 |
20030168690 | Karcher | Sep 2003 | A1 |
20040036102 | Sell | Feb 2004 | A1 |
20060091442 | Adkisson et al. | May 2006 | A1 |
20080064178 | Ho et al. | Mar 2008 | A1 |
20090256185 | Cheng et al. | Oct 2009 | A1 |
20100213571 | Dyer et al. | Aug 2010 | A1 |
20110272702 | Kwon | Nov 2011 | A1 |
20120139080 | Wang | Jun 2012 | A1 |
20130146957 | Cheng | Jun 2013 | A1 |
Number | Date | Country |
---|---|---|
1391701 | Mar 2008 | CN |
Entry |
---|
International Search Report, PCT/US2012/021482; Aug. 17, 2012. |
“Massively Parallel Rigid Multi-Body Dynamics”, K. Iglberger, et al., Jul. 6, 2009; Technical Report 09-8. |
“Scalability of Relaxed Consistency Models in NoC Based Multicore Architectures”, Abdul Naeem, et al., ACM SIGARCH Computer Architecture News; vol. 37, No. 5, Dec. 2009. |
Office Action, China Patent Office, dated Apr. 29, 2015. |
Number | Date | Country | |
---|---|---|---|
20120217621 A1 | Aug 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13009056 | Jan 2011 | US |
Child | 13470380 | US |