The disclosure relates generally to integrated circuit devices and associated fabrication techniques, and more specifically to a phase change memory device and associated fabrication of such phase change memory device.
Resistive memory is a type of non-volatile memory that utilizes the resistance value of a memory element to store one or more bits of data. For example, a memory element programmed to have a high resistance value may represent a logical ‘1’ data bit value, whereas a memory element programmed to have a low resistance value may represent a logical ‘0’ data bit value. A voltage pulse or a current pulse is applied to the memory element in order to electrically switch the resistance value of the memory element.
Phase change materials that exhibit at least two states are used in phase change memory cells to store bits of data, where the states of the phase change material are sometimes referred to as amorphous and crystalline states. The amorphous state generally exhibits higher resistivity than does the crystalline state. Phase change in the phase change materials may be induced reversibly such that a given memory element may change from the amorphous state to the crystalline state and from the crystalline state to the amorphous state in response to temperature changes. Controllable heating of the phase change material, which may occur by driving a current through the phase change material or feeding a current through a resistive heater adjacent the phase change material, causes controllable phase change within the phase change material.
A phase change memory that contains a memory array having memory cells that are made of phase change material may be programmed to store data utilizing the memory states of the phase change material by controlling a current and/or voltage pulse that is applied to the phase change material, where the level of current/voltage corresponds to the temperature induced within the phase change material in each memory cell of the memory array.
In the continuing quest to reduce memory cell size for data storage applications, the memory cell layout is preferably lithography friendly during the fabrication process. However, certain materials used in the fabrication process may have certain adverse characteristics when using a dry etching process such as reactive ion etching (RIE).
According to one embodiment of the present invention, a self-align metal contact for a phase control memory (PCM) element is provided that mitigates unwanted residual tantalum nitride (TaN) particles that would otherwise remain after patterning a TaN surface using an RIE process.
Aspects of the present invention are described herein with reference to flowchart illustrations and/or block diagrams of methods, apparatus (systems), and computer program products according to embodiments of the invention. It will be understood that each block of the flowchart illustrations and/or block diagrams, and combinations of blocks in the flowchart illustrations and/or block diagrams, can be implemented by computer readable program instructions.
TaN, TiN bottom electrode—Utilizing the poor thermal and electrical conductivity of TaN we have thermally insulates the bottom electrode and thus drastically reduces the heat loss. A bottom electrode with a TaN thermal barrier or TiN conductor can be used for low reset current. The benefit of thermal insulation is understood through electrothermal simulation. The low reset current also improves the reliability and excellent cycling endurance. This low power device is promising for expanding the application for PCM.
Carbon containing capping layer (SiCNH/NBLok)—The silicon nitride or silicon carbon nitride (N-Blok) layer is commonly known as a hard mask layer or polish stop layer. At least one conductor is embedded in the ILD layer. The conductor is typically copper or a copper alloy in advanced interconnects, but alternatively may be aluminum or another conductive material. When the conductor is copper-based, a diffusion barrier liner is preferably disposed between the ILD layer and the copper-based conductor. The diffusion barrier liner is typically comprised of tantalum, titanium, tungsten, or nitrides of these metals.
tetra-ethyl-ortho-silicate (TEOS)—may be deposited by chemical vapor deposition (CVD) and can be used for etch stop layer in BEOL (back end of line) integration.
GeSbTe (GST)—Phase change memory, or PRAM, is based on a phase change material (PCM), which may be in one of two states, which, in the case of chalcogenide glass PCMs, are the amorphous and crystalline phase. The same phases are exploited in optical CD-RW and DVD-RW disk technologies. Commonly-used chalcogenide materials are germanium antimony tellerium (GeSbTe) alloys, usually referred to as “GST”, and a specific current commonly-used GST is Ge2Sb2Te5, referred to herein as “GST”.
Cu and W—The electrical interconnect structure for the PCM element, where the conducting line and/or vias have a metal selected from the group consisting of: Cu, Al, W, and Ag; the gate electrode has a metal selected from the group consisting of: Cu, Al, W, Ag, Er, Ni, Co, Au, Sn, poly-Si, and poly-Ge, and the source and drain contacts have a metal selected from the group consisting of: Cu, Al, W, Ag, Er, Ni, Co, Au, and Sn.
With reference to
With reference to
The PCM area that is highlighted in
Next, and as depicted at 800 in
Next, and as depicted at 900 in
Next, and as depicted at 1000 in
Next, and as depicted at 1100 in
Thus, illustrative embodiments of the present invention provide a self-align metal contact for a phase control memory (PCM) element that mitigates unwanted residual tantalum nitride (TaN) particles that would otherwise remain after patterning a TaN surface using an RIE process.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
7495946 | Gruening-von Schwerin et al. | Feb 2009 | B2 |
7619237 | Lung | Nov 2009 | B2 |
7642125 | Lung et al. | Jan 2010 | B2 |
7777212 | An | Aug 2010 | B2 |
8030635 | Lung | Oct 2011 | B2 |
8445313 | Breitwisch | May 2013 | B2 |
9245789 | Okamoto | Jan 2016 | B2 |
20070173019 | Ho | Jul 2007 | A1 |
20070252127 | Arnold | Nov 2007 | A1 |
20080179584 | Lung | Jul 2008 | A1 |
20090045388 | Clevenger | Feb 2009 | A1 |
20090101883 | Lai | Apr 2009 | A1 |
20090239334 | Breitwisch | Sep 2009 | A1 |
20100078621 | Breitwisch | Apr 2010 | A1 |
20100297848 | Breitwisch | Nov 2010 | A1 |
20110155993 | Chen | Jun 2011 | A1 |
20110300685 | Horii | Dec 2011 | A1 |
20120037877 | Breitwisch | Feb 2012 | A1 |
20120168957 | Srivastava | Jul 2012 | A1 |
20170222141 | BrightSky | Aug 2017 | A1 |
20200066337 | Ok | Feb 2020 | A1 |
Number | Date | Country |
---|---|---|
2325911 | Aug 2015 | EP |
Entry |
---|
Wong et al., “Phase Change Memory,” Proceedings if the Institute of Electrical and Electronics Engineers, vol. 98, No. 12, Dec. 2010, pp. 2201-2227. |
Number | Date | Country | |
---|---|---|---|
20200136043 A1 | Apr 2020 | US |