Claims
- 1. A semiconductor device structure for forming a sub-lithographic image on a substrate, comprising:
- a first structure of a selectively etchable first material, arranged along a first pattern line parallel to a major surface of the substrate, said first structure having sidewalls that are substantially vertical with respect to the major surface;
- a first sidewall spacer formed outwardly of the substantially vertical sidewalls of the first structure, said first sidewall spacer being of a tungsten material that is selectively etchable relative to the first material;
- a second structure of a selectively etchable third material, arranged along a second pattern line parallel to the major surface of the substrate, having sidewalls that are substantially vertical with respect to the major surface of the substrate, wherein the second pattern line intersects the first pattern line; and
- a second sidewall spacer formed outwardly of said substantially vertical sidewalls of said second structure, said second sidewall spacer being of a fourth material that is selectively etchable relative to the third material.
- 2. A semiconductor device structure for forming a sub-lithographic image on a substrate, comprising:
- a first structure of a selectively etchable first material, arranged along a first pattern line parallel to a major surface of the substrate, said first structure having sidewalls that are substantially vertical with respect to the major surface;
- a first sidewall spacer formed outwardly of the substantially vertical sidewalls of the first structure, said first sidewall spacer being of a second material that is selectively etchable relative to the first material;
- a second structure of a selectively etchable third material, arranged along a second pattern line parallel to the major surface of the substrate, having sidewalls that are substantially vertical with respect to the major surface of the substrate, wherein the second pattern line intersects the first pattern line; and
- a second sidewall spacer formed outwardly of said substantially vertical sidewalls of said second structure, said second sidewall spacer being of a tetraethylorthosilicate (TEOS) material that is selectively etchable relative to the third material.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/539,244, filed Oct. 4, 1995, now U.S. Pat. No. 5,714,039.
US Referenced Citations (10)
Non-Patent Literature Citations (3)
Entry |
Miller, "High Density, Planar Metal Lands", IBM Technical Disclosure Bulletin, V23 N6, Nov. 1980, pp. 2270-2276. |
Trump, "Process for Structuring a Submicron Mask", IBM Technical Disclosure Bulletin, V27 N5, Oct. 1984, pp. 3090-3091. |
Barson, et al., "High Density Planar Metal Lands", IBM Technical Disclosure Bulletin, V24 N2, Jul. 1981, pp. 1296-1299. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
539244 |
Oct 1995 |
|