Claims
- 1. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:
- (a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern;
- (b) optionally depositing a metallic liner in said pattern;
- (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper wherein said element is selected from the group consisting of lanthanum and tin;
- (d) subsequently depositing in said pattern a physical vapor deposition layer of copper having a thickness of less than about 800 angstroms;
- (e) depositing over the physical vapor deposition copper layer by a different process a layer of copper to substantially fill said pattern; and
- (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 2. The method of claim 1 wherein the physical vapor deposition is by copper sputtering.
- 3. The method of claim 1 wherein the physical vapor deposition is by copper evaporation.
- 4. The method of claim 1 wherein the physical vapor deposition copper layer has a thickness below about 600 angstroms.
- 5. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:
- (a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern;
- (b) optionally depositing a metallic liner in said pattern;
- (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper wherein said element is selected from the group consisting of lanthanum and tin;
- (d) subsequently depositing in said pattern a seed layer of copper by chemical vapor deposition, wherein said seed layer has a thickness less than about 800 angstroms;
- (e) depositing over the copper seed layer by a different process a layer of copper to substantially fill said pattern; and
- (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 6. The method of claim 5 wherein the copper seed layer has a thickness less than about 600 angstroms.
- 7. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:
- (a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern;
- (b) optionally depositing a metallic liner in said pattern;
- (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper, wherein said element is selected from the group consisting of lanthanum, and tin;
- (d) subsequently depositing in said pattern a chemical vapor deposition layer of copper; and
- (e) depositing over the chemical vapor deposition copper layer by a different process a layer of copper to substantially fill said pattern; and
- (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 8. The method of claim 7 wherein the chemical vapor deposition copper layer has a thickness of about 100 to 700 angstroms.
- 9. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:
- (a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern;
- (b) optionally depositing a metallic liner in said pattern;
- (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper, wherein said element is selected from the group consisting of lanthanum, and tin;
- (d) subsequently depositing in said pattern a seed layer of copper by a process selected from the group consisting of chemical vapor deposition and physical vapor deposition, wherein said seed layer has a thickness less than about 800 angstroms;
- (e) depositing over the copper seed layer by a different process a layer of copper to substantially fill said pattern; and
- (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 10. The method of claim 9 wherein the copper seed layer has a thickness less than about 600 angstroms.
- 11. The method of claim 9 wherein the copper seed layer is deposited by physical vapor deposition.
- 12. The method of claim 9 wherein the copper seed layer is deposited by chemical vapor deposition.
Parent Case Info
This patent application is a Continuation-In-Part of U.S. patent application Ser. No. 08/866,777 entitled "COPPER INTERCONNECTIONS WITH ENHANCED ELECTROMIGRATION RESISTANCE AND REDUCED DEFECT SENSITIVITY AND METHOD OF FORMING SAME" filed May 30, 1997.
US Referenced Citations (29)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-244126 |
Oct 1991 |
JPX |
9-69522 |
Mar 1997 |
JPX |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, Optimum Metal Line Structures for Memory Array and Support Circuits, vol. 30, No. 12; May, 1988. |
VLSI Multilevel Interconnection Conference (VMIC), Planar Copper-Polyimide Back End of the Line Interconnections for ULSI Devices, by Luther et al.; pp. 15-21, 1993 (No month). |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
866777 |
May 1997 |
|