Claims
- 1. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:(a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern; (b) optionally depositing a metallic liner in said pattern; (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper, wherein said element has less than two atomic percent solubility copper, and wherein the intermetallic forming element is selected from the group consisting of hafnium, lanthanum, tin and zirconium; (d) subsequently depositing in said pattern a chemical vapor deposition layer of copper; and (e) depositing over the chemical vapor deposition copper layer by a different process a layer of copper to substantially fill said pattern; and (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 2. The method of claim 1 wherein the chemical vapor deposition copper layer has a thickness of about 50 to 2000 angstroms.
- 3. The method of claim 1 wherein the chemical vapor deposition copper layer has a thickness of about 100 to 700 angstroms.
- 4. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:(a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern; (b) optionally depositing a metallic liner in said pattern; (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper, wherein said element has less than two atomic percent solubility copper, and wherein the intermetallic forming element is selected from the group consisting of hafnium, lanthanum, tin and zirconium; (d) subsequently depositing in said pattern a physical vapor deposition layer of copper having a thickness of less than about 800 angstroms; and (e) depositing over the physical vapor deposition copper layer by a different process a layer of copper to substantially fill said pattern; and (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 5. The method of claim 4 wherein the physical vapor deposition is by copper sputtering.
- 6. The method of claim 4 wherein the physical vapor deposition is by copper evaporation.
- 7. The method of claim 4 wherein the physical vapor deposition copper layer has a thickness below about 600 angstroms.
- 8. A method for forming multilevel interconnections of copper lines isolated from one another by dielectric insulation for making contacts to electrical features in a substrate, the method comprising the steps of:(a) preparing a substrate having a dielectric insulation layer to receive copper lines in a defined pattern; (b) optionally depositing a metallic liner in said pattern; (c) depositing in said pattern a layer of an element capable of forming an intermetallic compound with copper, wherein said element has less than two atomic percent solubility copper, and wherein the intermetallic forming element is selected from the group consisting of hafnium, lanthanum, tin and zirconium; (d) subsequently depositing in said pattern a seed layer of copper by chemical vapor deposition, wherein said seed layer has a thickness less than about 800 angstroms; (e) depositing over the copper seed layer by a different process a layer of copper to substantially fill said pattern; and (f) heating the substrate to react the intermetallic forming element with said layer of copper which substantially fills said pattern to form a layer of intermetallic compound.
- 9. The method of claim 8 wherein the copper seed layer has a thickness less than about 600 angstroms.
Parent Case Info
This is a continuation Ser. No. 08/947,277 filed on Oct. 8, 1997, now U.S. Pat. No. 6,069,068.
US Referenced Citations (33)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-244126 |
Oct 1991 |
JP |
9-69522 |
Mar 1997 |
JP |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 30, No. 12, May 1988 Optimum Metal Line Structures for Memory Array and Support Circuits pp. 170-171. |
VLSI Multilevel Interconnection Conference (VMIC), Jun. 8-9, 1993 Planar Copper-Polymide Back End of the Line Interconnections for ULSI Devices pp. 15-21. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/947277 |
Oct 1997 |
US |
Child |
09/459167 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/866777 |
May 1997 |
US |
Child |
08/947277 |
|
US |