Claims
- 1. A method for fabricating semiconductor devices comprising the steps of:
- providing a compound semiconductor substrate the surface of which has a given crystallographic orientation,
- aligning mask portions on the surface of said substrate such that their edges are aligned in a direction parallel to the line of intersection of intersecting planes obtained by the more rapid erosion of said substrate in the vertical direction than in the lateral direction and such that portions of said surface are exposed, and,
- anisotropically etching said exposed surface portions by vapor chemical erosion such that at least a portion of each of said planes is exposed to form at least a portion of a v-grooved channel.
- 2. The method according to claim 1 wherein said compound semiconductor is a member selected from the group of GaAs, InP, AlAs, InAs, GaP, AlP and alloys thereof.
- 3. A method according to claim 1 further including the step of:
- regrowing at least an epitaxial layer of semiconductor material in said at least a portion of a v-grooved channel
- said at least a layer having said given crystallographic orientation.
- 4. A method according to claim 1 wherein said given crystallographic orientation is a 100 crystallographic orientation.
- 5. A method according to claim 1 wherein said intersecting planes are 111 crystallographic planes and said line of intersection is oriented in a 110 direction.
- 6. A method according to claim 1 wherein said intersecting planes are 110 crystallographic planes and said line of intersection is oriented in a 100 direction.
- 7. A method according to claim 1 wherein the step of anisotropically etching by thermal erosion is carried out in an overpressure of the highest volatility ingredient of said compound semiconductor.
- 8. A method according to claim 1 wherein said etching step by vapor chemical erosion is carried out at a temperature of 715.degree. C. for one hour at an overpressure of the highest volatility ingredient of said compound semiconductor and wherein the latter is GaAs.
- 9. A method according to claim 1 further including the step of:
- providing a layer of etch-stop material under said substrate prior to said etching step such that etching terminates at said etch-stop material.
- 10. A method according to claim 3 wherein said semiconductor material is a compound semiconductor material.
- 11. A method according to claim 3 wherein said at least an epitaxial layer of semiconductor material regrows as a layer having a 100 crystallographic orientation.
- 12. A method according to claim 10 wherein said compound semiconductor material is one selected from the group consisting of GaAs, InP, AlAs, InAs, GaP, AlP and alloys thereof.
Parent Case Info
This application is a continuation of application Ser. No. 07/012,463 filed Feb. 9,1987, now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
12463 |
Feb 1987 |
|