Claims
- 1. A semiconductor integrated circuit, comprising:
- a semiconductor substrate region of a first conductivity type said semiconductor substrate region having no ohmic contact through which any fixed voltage is applied thereto,
- a first region, of said first conductivity type and of an impurity concentration higher than that of said substrate region, formed in said substrate region,
- a polycrystalline silicon layer of a second conductivity type directly contacted to a surface of said first region with a reverse biased PN junction therebetween, and
- means for supplying said polycrystalline silicon layer with a predetermined voltage to thereby continuously maintain said substrate region at said predetermined voltage through a leakage path of said reverse biased PN junction.
- 2. A semiconductor integrated circuit comprising a semiconductor substrate region of a first conductivity type said semiconductor substrate region having no ohmic contact through which any fixed voltage is applied thereto, a first region of said first conductity type formed in said semiconductor substrate region, said first region having a higher impurity concentration than that of said substrate region, a second region of a second conductivity type formed in said first region, said second region serving as one of a source and drain of a field effect transistor, an insulating layer formed on said semiconductor region and having a first opening exposing a part of said first region and a second opening exposing a part of said second region, a polycrystalline silicon layer of said second conductivity type directly contacted to a surface of said first region through said first opening and to a surface of said second region through said second opening, and means for supplying said polycrystalline silicon layer with a predetermined voltage, said polycrystalline silicon formed an ohmic contact with said second region and a reverse biased PN junction with said first region, wherein said first region is continuously biased at said predetermined voltage via said reverse biased PN junction.
- 3. The circuit according to claim 2, further comprising a gate polycrystalline silicon for forming a gate of said field effect transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-64752 |
May 1980 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 689,886, filed Jan. 9, 1985, which is a continuation of application Ser. No. 579,283 filed Feb. 14, 1984, which is a continuation of application Ser. No. 265,003, filed May 20, 1981.
US Referenced Citations (3)
Continuations (3)
|
Number |
Date |
Country |
Parent |
689886 |
Jan 1985 |
|
Parent |
579283 |
Feb 1984 |
|
Parent |
265003 |
May 1981 |
|