Claims
- 1. An integrated circuit semiconductor device having a semiconductor body with a plurality of active devices and multilevel interconnections with metal contacts disposed on the semiconductor body for electrically connecting the active devices to each other through the multilevel interconnection and the metal contacts and with at least one level of interconnection comprising:
- a single insulating layer with a lower surface and an upper surface having at least a first portion and a second portion;
- a conductive metal line disposed in said second portion for electrically connecting either one of said active devices or another level of interconnection through at least one of said metal contacts, said metal contact being disposed in another insulating layer in abutting contact with the lower surface of said single insulating layer;
- a metal via in said first portion which is the same metal as the metal of said conductive line and aligned and unitary with and extending upward from the conductive line; and
- an insulating material having an upper surface disposed on said conductive metal line and abutting said metal via and having a thickness substantially equal to said upward extension of the via whereby the upper surface of said insulating material is in the same plane as the upper surface of said single insulating layer.
- 2. The semiconductor device of claim 1 wherein said single insulating layer includes a third portion having a metal via aligned and unitary with said conductive metal line and extending downward to connect to either an element of one of said devices or another level of interconnection.
- 3. The semiconductor device of claim 1 wherein composition of said insulation material is different from the composition of said single insulating layer.
- 4. The semiconductor device of claim 1 wherein said insulating layer is an oxide of silicon.
- 5. The semiconductor device of claim 1 wherein said conductive metal line and metal via are the same metal and are either aluminum or an alloy of aluminum.
- 6. A multilevel interconnection structure for electrically connecting active devices to each other through multilevel interconnections and metal contacts and with at least one level of interconnection comprising:
- a single insulating layer with a lower surface and an upper surface having at least a first portion and a second portion;
- a conductive metal line disposed in said second portion for electrically connecting either one of said active devices or another level of interconnection through at least one of said metal contacts, said metal contact being disposed in another insulating layer in abutting contact with the lower surface of said single insulating layer;
- a metal via in said first portion which is the same metal as the metal of said conductive line and aligned and unitary with and extending upward from the conductive line; and
- an insulating material having an upper surface disposed on said conductive metal line and abutting said metal via and having a thickness substantially equal to said upward extension of the via whereby the upper surface of said insulating material is in the same plane as the upper surface of said single insulating layer.
- 7. The multilevel interconnection structure of claim 6 wherein said single insulating layer includes a third portion having a metal via aligned and unitary with said conductive metal line and extending downward to connect to either an element of one of said devices or another level of interconnection.
- 8. The multilevel interconnection structure of claim 6 wherein composition of said insulation material is different from the composition of said insulating layer.
- 9. The multilevel interconnection structure of claim 6 wherein said single insulating layer is an oxide of silicon.
- 10. The multilevel interconnection structure of claim 6 wherein said conductive metal line and metal via are the same metal and are either aluminum or an alloy of aluminum.
CROSS REFERENCES TO RELATED APPLICATIONS
This is a divisional application of U.S. Ser. No. 08/478,321 filed on Jun. 7, 1995 now U.S. Pat. No. 5,691.238.
This application is related to U.S. patent application Ser. No. 08/478,319, entitled Self Aligned Via Dual Damascene, filed on an even date herewith now U.S. Pat. No. 5,614,765; U.S. patent application Ser. No. 08/478324, entitled Dual Damascene With A Protective Mask For Via Etching also filed on an even date herewith now U.S. Pat. No. 5,686,354; and U.S. patent application Ser. No. 08/486,777, entitled Dual Damascene Within a Sacrificial Via Fill, filed on an even date herewith now U.S. Pat. No. 5,705,430.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
4324638 |
Feb 1994 |
DEX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
478321 |
Jun 1995 |
|