Claims
- 1. An infrared detector array, comprising:
- (a) a plurality of pixels arranged into rows and columns;
- (b) a plurality of row conductors, a row conductor along each row of pixels;
- (c) a plurality of column conductors, a column conductor along each column of pixels;
- (d) a plurality of third conductors, a third conductor along each column;
- (e) each of said pixels including:
- i. a first capacitor formed by a conductive gate on an insulator layer on a semiconductor member with the semiconductor of bandgap less than the energy of the infrared photons to be detected and with said gate substantially transparent to said infrared photons;
- ii. a first switch connected between said gate and said row conductor for the pixel and with the control for said first switch connected to said column conductor for the pixel;
- (f) a voltage sensor for each of said row conductors; and
- (g) circuitry for detecting infrared photons in a pixel by cycles of (i) apply a voltage to said column conductor to close said first switch; (ii) apply a bias voltage to said row conductor to charge said first capacitor and thereby form a depletion region in said semiconductor member adjacent said gate, (iii) open said first switch to isolate said capacitor and collect photogenerated carriers in said depletion region, (iv) apply a voltage to said column conductor to close said first switch and sense the voltage on said capacitor by said voltage sensor on said row conductor, (v) apply a voltage to said column conductor to close said first switch and apply an empty voltage on said row conductor to discharge said capacitor.
- 2. The array of claim 1, wherein:
- (a) said voltage sensors are located in a silicon substrate;
- (b) said row conductors and said column conductors are located in said silicon substrate;
- (c) said first switches are located in said silicon substrate and are field effect transistors; and
- (d) said semiconductor members are affixed to said silicon substrate.
- 3. The array of claim 2, wherein:
- (a) each of said gates is metal and is connected to the corresponding first switch by a conductor passing through a hole in the corresponding semiconductor member.
- 4. The array of claim 3, wherein:
- (a) said semiconductor is mercury cadmium telluride.
- 5. The array of claim 3, wherein:
- (a) said semiconductor is indium bismuth antimonide.
- 6. The array of claim 1, further comprising:
- (a) a least one third conductor;
- (b) a plurality of second capacitors, one second capacitor for each of said pixels; and
- (c) in each of said pixels said second capacitor with one capacitor plate connected to said gate through a second switch and with the control of said second switch connected to said at least one third conductor,
- (d) circuitry for repeated cycles of
- i. open said second switch to isolate said second capacitor,
- ii. apply a signal on said column conductor to close said first switch and apply a bias voltage on said row conductor to charge said first capacitor and thereby form a depletion region in said semiconductor members adjacent said gate,
- iii. open said first switch to isolate said first capacitor and collect photo-generated carriers in the depletion region, and
- iv. apply a signal on said third conductor to close said second switch and average said collected carriers between said first capacitor and said second capacitor,
- to recursively average the photo-generated charge between the two capacitors in the pixel between successive sensings, emptyings, and biasings of said capacitors.
- 7. The array of claim 6, wherein:
- (a) said voltage sensors are located in a silicon substrate;
- (b) said row conductors, said column conductors, and said at least one third conductor are located in said silicon substrate;
- (c) said first switches and said second switches are located in said silicon substrate and are field effect transistors;
- (d) said second capacitors are located in said silicon substrate; and
- (e) said semiconductor members are affixed to said silicon substrate.
- 8. The array of claim 7, wherein:
- (a) each of said gates is metal and is connected to the corresponding first switch through a hole in the corresponding semiconductor member.
- 9. The array of claim 8, wherein:
- (a) said semiconductor is mercury cadmium telluride.
- 10. The array of claim 8, wherein:
- (a) said semiconductor is indium bismuth antimonide.
Parent Case Info
This is a continuation of application Ser. No. 528,207, filed Aug. 31, 1983, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
1521600 |
Apr 1968 |
FRX |
0021142 |
Feb 1980 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Chapman et al., "Monolithic HgCdTe Charge Transfer Device Infrared Imaging Arrays", Jan. 1980, IEEE Electron Devices, vol. ED-27, pp. 134-145, No. 1. |
Stelzer et al., "Mercury Cadmium Telluride as an Infrared Detector Material," Oct. 1969, IEEE Electron Devices, vol. ED-16, No. 10, pp. 880-884. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
528207 |
Aug 1983 |
|