Claims
- 1. A memory device, comprising:an array of memory cells arranged in rows and columns; an external address circuit for receiving an external address corresponding to a row and a column of the memory array; a column counter for sequentially generating a series of internal addresses corresponding to a sequence of columns in the memory array; an address control circuit receiving the external address and the internal address, the address control circuit accessing columns of the memory array according to the external address responsive to a first control signal and accessing columns of the memory array according to the internal address responsive to a second control signal; and a redundant column selection circuit, the redundant column selection circuit comprising: a first comparison circuit comparing the external address to a record of defective columns and generating an external address defect signal if the external address matches an address of a defective column in the array; a second comparison circuit comparing the internal address to a record of defective columns and generating an internal address defect signal if the internal address matches an address of a defective column in the array; and a redundant column control circuit substituting a redundant column for a defective column responsive to the first and second control signal so that the comparison of the external and internal addresses to the addresses of defective columns occurs before the address control circuit determines whether the columns of the memory array will be accessed according to the external address responsive to a first control signal or the internal address responsive to a second control signal.
- 2. The memory device of claim 1 wherein the first and second comparison circuits include respective records of defective columns in the memory array.
- 3. The memory device of claim 1 wherein the first and second comparison circuits each include a plurality of column match circuits each of which corresponds to a respective column specified by a plurality of low order bits of a memory address, each column match circuit including a record of high order bits of the a memory address, the high order bits in combination with the low order bits specifying an address in the memory array having a defective column.
- 4. In a memory device storing data in an array of rows and columns, a method of accessing the memory device according to either an externally generated address or an internally generated address, comprising:comparing the external address to a record of defective columns and determining if the external address matches an address of a defective column in the array; comparing the internal address to a record of defective columns and determining if the internal address matches an address of a defective column in the array; after comparing the external and internal addresses to the record of defective columns, determining whether a column of the memory device array will be accessed according to the external address or according to the internal address; and if the column of the memory device array is to be accessed according to the external address, substituting a redundant column for the column of the memory device array to be accessed according to the external address if a determination has been made that the external address matches an address of a defective column in the array; and if the column of the memory device array is to be accessed according to the internal address, substituting a redundant column for the column of the memory device array to be accessed according to the internal address if a determination has been made that the internal address matches an address of a defective column in the array.
CROSS-REFERENCE TO RELATED APPLICATION
This application claims the benefit of U.S. Provisional Application Ser. No. 60/045,102, filed Apr. 25, 1997.
This application is a divisional of pending U.S. patent application Ser. No. 09/066,035, filed Apr. 24, 1998.
US Referenced Citations (41)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 577 106 A2 |
Jan 1994 |
EP |
0 578 876 A1 |
Jan 1994 |
EP |
Non-Patent Literature Citations (3)
Entry |
“FPM DRAMs,” DRAM Data Book, Chapter 2, Micron Technology, Inc., pp. 2-1 to 2-14, 1995. |
“EDO DRAM” DRAM Data Book 1996, Chapter 2, Micron Technology, Inc., pp. 2-1 to 2-16, 1995. |
“SGRAMS” DRAM Data Book 1996, Chapter 4, Micron Technology, Inc., pp.4-1 to 4-42, 1995. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/045102 |
Apr 1997 |
US |