Claims
- 1. A method for plating on at least one conductive pattern on a first side of a substrate and being electrically isolated from said substrate, said substrate having at least a first side and a second side, said method comprising the steps of:placing the substrate on an electrode being part of a plating holder such that said second side of said substrate is in electrical contact with said electrode; applying a plating solution on said first side of said substrate and inhibiting exposure of said second surface to said plating solution; and characterised in that said electrode and said conductive pattern are temporarily electrically connected by forming a polysilicon or an amorphous silicon conductor, which is insulated from said substrate and said plating solution, to temporarily connect said conductive pattern with a contact to the substrate, said contact being formed on the first side of the substrate, and by providing an electrical connection between said contact and said electrode.
- 2. A method as recited in claim 1, wherein said conductive pattern is positioned on a first die and said contact is positioned on a second die different from said first die.
- 3. A method as recited in claim 2, wherein after said conductive pattern is plated, said method further comprises the step of dicing the substrate.
- 4. A method as in claim 1, wherein prior to applying the plating solution, a resist layer is deposited on said conductive pattern and patterned in order to create at least one covered area and at least one uncovered area, said uncovered area being exposable to said plating solution.
- 5. A method as recited in claim 1, where said plating solution comprises an element selected from a group comprising Ag, Cu, Au, Pt, Ti, Ni and Co.
- 6. A substrate having at least a first surface and a second surface opposite to said first surface, said first surface being exposable to a plating solution, said substrate comprisinga conductive pattern being positioned at said first surface of a substrate; a contact to the first surface of the substrate; and said conductive pattern being electrically connected by a polysilicon or an amorphous silicon conductor with said contact and said contact being electrically connected with said second surface and said polysilicon or amorphous silicon conductor being isolated from said substrate.
Parent Case Info
This application is a National Stage Application of PCT/BE99/00090, filed on Jul. 14, 1999, which claims the benefit of U.S. Provisional Patent Application No. 60/093,974, filed on Jul. 24, 1998.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/BE99/00090 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO00/07229 |
2/10/2000 |
WO |
A |
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4939568 |
Kato et al. |
Jul 1990 |
A |
5000827 |
Schuster et al. |
Mar 1991 |
A |
5483741 |
Akram et al. |
Jan 1996 |
A |
5726075 |
Farnworth et al. |
Mar 1998 |
A |
Foreign Referenced Citations (5)
Number |
Date |
Country |
28 30 761 |
Jan 1980 |
DE |
780 890 |
Jun 1997 |
EP |
1555930 |
Jan 1968 |
FR |
57153431 |
Sep 1982 |
JP |
60128615 |
Jul 1985 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/093974 |
Jul 1998 |
US |