Claims
- 1. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- a processor coupled to the accessing circuit and processing data accessed by the accessing circuit;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 2. A memory system comprising:
- a memory having a plurality of memory chips and storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the more significant bits of the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by each of a plurality of memory chips in sequence in response to the less significant bits of the address.
- 3. A memory system comprises:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- an overflow circuit coupled to the address generator circuit and generating an overflow signal in response to an overflow to the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the overflow circuit and delaying generating of the address by the address generator circuit in response to the overflow signal.
- 4. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- a comparitor circuit coupled to the address generator circuit and generating a comparitor signal in response to detection of a change in the more significant bits of the address.
- 5. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the more significant bits of the address; and
- a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the less significant bits of the address.
- 6. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the more significant bits of the address;
- a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the less significant bits of the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 7. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- a detector circuit coupled to the address generator circuit and generated a first detector signal condition in response to detection of a change in the more significant bits of the address generated by the address generator circuit and generating a second detector signal condition in response to detection of the absence of a change in the more significant bits of the address generated by the address generator circuit;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the first detector signal condition; and
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address, said accessing circuit scanning out data stored by the memory at a higher data rate in response to the less significant bits of the address and re-addressing data stored by the memory at a lower rate in response to the more significant bits of the address.
- 8. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the more significant bits of the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by the memory in response to the less significant bits of the address.
- 9. A memory system comprising:
- a memory storing data;
- a clock generator circuit generating a clock signal;
- an address generator circuit generating an address having less significant bits and more significant bits and operating in response to the clock signal;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- a gated clock circuit coupled to the address generator circuit and gating the clock signal to delay generating of the address by the address generator in response to a change in the more significant bits of the address.
- 10. A Memory display system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- a display processor coupled to the accessing circuit and processing the data accessed by the accessing circuit to generate display data;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; and
- a display monitor coupled to the display processor and displaying an image in response to the display data generated by said display processor.
- 11. A memory artificial intelligence system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- an artificial intelligence processor coupled to the accessing circuit and processing the data accessed by the accessing circuit to generate artificial intelligence data;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 12. A memory television display system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- a television display processor for coupled to the accessing circuit and processing the data accessed by the accessing circuit to generate television display data;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal; and
- a television monitor coupled to the television display processor and displaying a television image in response to the television display data generated by said television display processor.
- 13. A memory computer system comprising:
- a first memory storing data;
- a read only memory storing a computer program;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the first memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- a stored program computer coupled to the accessing circuit and to the read only memory processing the data accessed by the accessing circuit under control of the program stored by the read only memory;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 14. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips and storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the plurality of integrated circuit memory chips in response to the more significant bits of the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data addressed in response to the more significant bits of the address that is stored by the plurality of integrated circuit memory chips by selecting each of a plurality of the integrated circuit memory chips in sequence in response to the less significant bits of the address.
- 15. A memory system comprising:
- a plurality of RAMs storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the RAMs and to the address generator circuit and accessing data stored by the RAMs in response to the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generation of the address by the address generator in response to the detector signal;
- a scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and
- a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a second address update rate that is lower than the first address update rate in response to a second state of the detector signal.
- 16. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an addressing circuit coupled to the integrated circuit memory and to the address generator circuit and addressing data stored by the integrated circuit memory in response to the more significant bits of the address;
- a chip selection circuit coupled to the integrated circuit memory and to the address generator circuit and selecting an integrated circuit memory chip in response to the less significant bits of the address;
- an accessing circuit coupled to the addressing circuit, to the chip selection circuit, and to the integrated circuit memory and outputting the data addressing in response to the more significant bits of the address from an integrated circuit memory chip selected by the less significant bits of the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal;
- an external scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and
- a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by address generator circuit at a second address update rate that is lower than said first address update rate in response to a second state of the detector signal.
- 17. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an accessing circuit coupled to the memory and to the address generator and reading data stored by the memory to generate memory output data in response to the address;
- a processor coupled to the accessing circuit and processing the memory output data;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 18. A memory system as set forth in claim 17, further comprising:
- a read-write controller generating a read-write signal to control reading and writing operations;
- a first chip select controller coupled to the address generator circuit and generating a first chip select signal in response to the address;
- a second chip select controller coupled to the address generator circuit and generating a second chip select signal in response to the address;
- a clock pulse generator circuit generating a clock pulse signal;
- wherein the memory includes a plurality of integrated circuit RAM chips; wherein each of the RAM chips includes
- (a) a plurality of memory locations storing data,
- (b) an address circuit coupled to the plurality of memory locations and to the address generator circuit and addressing a memory location in response to the address,
- (c) a read-write circuit coupled to the read-write controller and controlling reading and writing memory operations in response to the read-write signal,
- (d) an access circuit coupled to the address circuit and to the read-write circuit and accessing the data stored by the memory location addressed by the address under control of the read-write signal,
- (e) a data register coupled to the access circuit and storing the data accessed by the access circuit,
- (f) a chip select circuit coupled to the first chip select controller and to the second chip select controller and selecting the related RAM chip in response to the first chip select signal and the second chip select signal, and
- (g) a tri-state output circuit coupled to the access circuit and to the chip select circuit and outputting the data stored by the data register when the related RAM chip is select by the chip selected circuit;
- wherein the address generator circuit includes a plurality of channels of address generator circuits each channel having an adder with a carry propagation circuit and coupled to the clock pulse generator circuit and generating a portion of the address by adding operands using carry propagation in response to the clock pulse signal and a concatenation circuit adapted to concatenate the portions of the address to generate the address,
- wherein the processor includes a display processor coupled to the tri-state output circuit and processing the data output by the tri-state output circuit to generate a display signal;
- wherein the detector circuit includes an overflow detector circuit coupled to the address generator circuit and generating the detector signal as an overflow detector signal in response to detection of an overflow in the carry propagation associated with the address generated by the address generator circuit; and
- wherein the delaying circuit is further coupled to the clock pulse generator circuit and is adapted to delay generation of the address by the address generator circuit by gating of the clock pulse signal in response to the detector signal.
- 19. A memory system comprising:
- a memory having a plurality of memory chips and storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the more significant bits of the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by each of a plurality of memory chips in sequence in response to the less significant bits of the address.
- 20. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an overflow detector circuit coupled to the address generator circuit and generating an overflow detector signal in response to detection of an overflow in the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the overflow detector circuit and delaying generating of the address by the address generator circuit in response to the overflow detector signal.
- 21. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- a comparitor circuit coupled to the address generator circuit and generating a comparitor signal in response to detection of a change in the address.
- 22. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address;
- a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the address;
- a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 23. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by the memory in response to the address.
- 24. A memory system comprising:
- a memory storing data;
- a clock generator circuit generating a clock signal;
- an address generator circuit generating an address in response to the clock signal;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- a gated clock circuit coupled to the address generator circuit and gating the clock signal in response to the address.
- 25. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips and storing data;
- an address generator circuit generating an address;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the plurality of integrated circuit memory chips in response to the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data addressed in response to the address that is stored by the plurality of integrated circuit memory chips.
- 26. A memory system comprising:
- a plurality of RAM chips storing data;
- an address generator circuit generating an address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal;
- a scanout address update circuit updating the address at a first address update rate in response to a first state of the detector signal; and
- a re-addressing address update circuit updating the address at a second address update rate that is lower than the first address update rate in response to a second state of the detector signal.
- 27. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address;
- an addressing circuit coupled to the integrated circuit memory and to the address generator circuit and addressing data stored by the integrated circuit memory in response to the address;
- a chip selection circuit coupled to the integrated circuit memory and to the address generator circuit and selecting an integrated circuit memory chip in response to the address;
- an accessing circuit coupled to the addressing circuit, to the chip selection circuit, and to the integrated circuit memory and outputting the data addressed in response to the address from an integrated circuit memory chip selected by the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit;
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal;
- an external scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and
- a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by address generator circuit at a second address update rate that is lower than said first address update rate in response to a second state of the detector signal.
- 28. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- a processor coupled to the memory and to the address generator circuit and processing data stored by the memory in response to the address generated by the address generator circuit; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator.
- 29. A memory system comprising:
- a memory having a plurality of memory chips and storing data;
- an address generator circuit generating an address;
- an addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by the memory in response to the address; and
- a scanout circuit coupled to the memory and to the address generator circuit and scanning out data stored by each of a plurality of memory chips in sequence in response to the address.
- 30. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an access circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- an overflow circuit coupled to the address generator circuit and generating an overflow signal in response to detection of an overflow in the address generated by the address generator circuit.
- 31. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an access circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address generated by the address generator circuit.
- 32. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address;
- a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the address; and
- a chip select circuit coupled to the integrated circuit memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the address.
- 33. A memory system comprising:
- an integrated circuit memory having a plurality of integrated circuit memory chips storing data;
- an address generator circuit generating an address;
- a chip addressing circuit coupled to the memory and to the address generator circuit and addressing data stored by each of the plurality of integrated circuit memory chips in response to the address;
- a chip select circuit coupled to the memory and to the address generator circuit and selecting one of the plurality of integrated circuit memory chips in response to the address; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the address.
- 34. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an accessing circuit coupled to the memory and to the address generator circuit and reading data stored by the memory in response to the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by said address generator circuit in response to the detector signal.
- 35. A memory system comprising:
- a memory storing data;
- a clock generator circuit generating a clock signal;
- an address generator circuit generating an address in response to the clock signal; and
- a gated clock circuit coupled to the clock generator circuit and to the address generator circuit and gating the clock signal in response to the address.
- 36. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator circuit;
- a scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by said address generator circuit at a first address update rate in response to a first state of the detector signal; and
- a re-addressing address update circuit coupled to the address circuit and to the detector circuit and updating the address generated by said address generator at a second address update rate that is lower than said first address update rate in response to a second state of the detector signal.
- 37. A memory system comprising:
- a plurality of RAM chips storing data:
- an address generator circuit generating an address;
- a processor coupled to the plurality of RAM chips and to the address generator circuit and processing data stored by the plurality of RAM chips in response to the address generated by the address generator circuit;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to the address generated by the address generator;
- an external scanout address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a first address update rate in response to a first state of the detector signal; and
- a re-addressing address update circuit coupled to the address generator circuit and to the detector circuit and updating the address generated by the address generator circuit at a second address update rate that is lower than the first address update rate in response to a second state of the detector signal.
- 38. A memory system comprising:
- a memory storing digital data;
- an addressing circuit coupled to the memory and addressing the memory at a rate that is no greater than the addressing rate capability of the memory; and
- an output circuit coupled to the memory and outputting digital data from said memory at a rate greater than the addressing rate capability of the memory.
- 39. A memory system as set forth in claim 38, wherein said memory includes a plurality of memory chips, wherein each of said plurality of memory chips includes a chip address circuit addressing a storage location in response to the address and a chip control circuit controlling the output of data stored in said storage location in response to a scanout signal; wherein said addressing circuit includes a chip access circuit generating an address of data to be accessed from said memory; wherein said addressing circuit includes a first address portion circuit generating a first portion of the address and a second address portion circuit generating a second portion of the address; wherein the first portion of the address changes more rapidly than the second portion of the address; wherein said addressing circuit further includes a memory access circuit controlling access of data from said memory, said memory access circuit including an input circuit applying the second portion of the address to said chip address circuit of each of said plurality of memory chips, a first scanout circuit generating a plurality of scanout signals in response to the first portion of the address, and a second scanout circuit applying the scanout signals to said chip control circuit of each of said plurality of memory chips.
- 40. A memory system as set forth in claim 38, wherein said memory includes a plurality of integrated circuit random access memory chips storing the digital data.
- 41. A memory system as set forth in claim 38, wherein said memory includes a plurality of integrated circuit random access memory chips storing the digital data, wherein said memory chips have an address input circuit coupled to the addressing circuit and operating in response to the address and a multiple dimensional control circuit outputting the digital data under control of the output circuit.
- 42. A memory system as set forth in claim 38, wherein said memory includes a plurality of integrated circuit random access memory chips storing the digital data, wherein said memory chips have an address input and a plurality of tristate output controls, wherein said addressing means includes means for addressing the address input, and wherein said outputting means includes multiple dimensional control means for controlling said plurality of tristate output controls with a plurality of dimensions of control signals.
- 43. A memory system comprising:
- a plurality of memory chips storing digital data;
- an addressing circuit coupled to the plurality of memory chips and addressing the plurality of memory chips at a rate that is no greater than the addressing rate capability of the plurality of memory chips; and
- an output circuit coupled to each of the plurality of memory chips and outputting the digital data stored by the plurality of memory chips at a rate greater than the addressing rate capability of the memory by selecting one of the plurality of memory chips to output digital data and by selecting the other ones of the plurality of memory chips to not outputting digital data.
- 44. A memory system comprising:
- a plurality of memory chips storing digital data;
- an addressing circuit coupled to the plurality of memory chips and addressing the plurality of memory chips at a rate that is no greater than the addressing rate capability of the plurality of memory chips; and
- an input circuit coupled to each of the plurality of memory chips and inputting the digital data stored by the plurality of memory chips at a rate greater than the addressing rate capability of the memory by selecting one of the plurality of memory chips to output digital data and by selecting the other ones of the plurality of memory chips to not store digital data.
- 45. A memory system comprising:
- a memory storing digital data, wherein said memory includes a plurality of memory chips, wherein each of said plurality of memory chips has a tristate control circuit outputting the digital data to a data bus that is common to said plurality of memory chips in response to a tristate control signal;
- an addressing circuit coupled to the memory and addressing the memory at a rate that is no greater than the addressing rate capability of the memory;
- a data bus circuit coupled to the tristate control circuit of each of the memory chips and outputting digital data from the memory at a rate greater than the addressing rate capability of the memory; and
- an output circuit coupled to the tristate control circuit of each of the plurality of memory chips and generating the tristate control signal to control the tristate control circuit of each of said plurality of memory chips for tristate selecting of one of said plurality of memory chips for outputting the digital data onto said data bus and for tristate selecting the others of said plurality of memory chips for not outputting digital data onto said data bus.
- 46. A memory system comprising:
- a memory storing digital data, wherein said memory includes a plurality of integrated circuit random access memory chips storing the digital data, and wherein each of said memory chips has an address input circuit operating in response to an address and has a tristate output circuit operating under control of an output signal to output the digital data addressed by the address;
- an addressing circuit coupled to the address input circuit of each of the memory chips and generating the address to address each of the memory chips at a rate that is no greater than the addressing rate capability of the memory; and
- an output circuit coupled to the tristate output circuit of each of the memory chips and generating the output signal to output signal data from said memory at a rate greater than the addressing rate capability of the memory.
- 47. A memory system comprising:
- a memory storing digital data, wherein said memory includes a plurality of memory chips, wherein each of said plurality of memory chips includes an address circuit addressing a storage location in response to an address and a control circuit controlling the output of data stored in said storage location in response to a scanout signal;
- an address generator coupled to the memory and generating an address of data to be accessed from said memory, wherein said address generator includes a first address circuit generating a first portion of the address and a second address circuit generating a second portion of the address and wherein the first portion of the address changes more rapidly than the second portion of the address; and
- a memory access circuit coupled to the memory and to the address generator and controlling access of data from said memory, said memory access circuit including an input circuit applying the second portion of the address to said address circuit of each of said plurality of memory chips, a scanout circuit coupled to the address generator and generating a plurality of scanout signals in response to the first portion of the address, and a memory input circuit applying the scanout signals to the control circuit of each of said plurality of memory chips.
- 48. A memory system as set forth in claim 47, wherein said address generator includes means for generating a plurality of address bits; wherein said means for generating the first portion of the address includes the less significant bits of the plurality of address bits; and wherein said means for generating the second portion of the address includes the more significant bits of the plurality of address bits.
- 49. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address;
- a comparator circuit coupled to the address generator circuit and generating a comparator signal in response to detection of a change in the more significant bits of the address; and
- a delaying circuit coupled to the address generator circuit and to the comparator circuit and delaying generation of the address by the address generator circuit in response to the comparitor signal.
- 50. A memory system comprising:
- a memory storing data;
- an address generator circuit generating an address having less significant bits and more significant bits;
- an accessing circuit coupled to the memory and to the address generator circuit and accessing data stored by the memory in response to the address; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the address.
- 51. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits and
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address.
- 52. A memory system as set forth in claim 51, further comprising a memory output circuit outputting the data addressed by the address circuit from a selected integrated circuit memory chip.
- 53. A memory system comprising;
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
- 54. A memory system comprising;
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
- 55. A memory system comprising;
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the less significant bits of the address and an address circuit addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 56. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address; and
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address.
- 57. A memory system as set forth in claim 56, further comprising a memory output circuit outputting the data addressed by the chip addressing circuit from the selected integrated circuit memory chip.
- 58. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address;
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
- 59. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address;
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
- 60. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the more significant bits of the address;
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the less significant bits of the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 61. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits and
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address.
- 62. A memory system as set forth in claim 61, further comprising a memory output circuit outputting the data addressed by the chip address circuit from a selected integrated circuit memory chip.
- 63. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
- 64. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
- 65. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the more significant bits of the address and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the less significant bits of the address;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 66. A memory system comprising:
- an address generator circuit generating an address having less significant bits and more significant bits;
- a first integrated circuit memory chip storing first data, said first integrated circuit memory chip including a first chip address circuit coupled to the address generator circuit and accessing data stored by the first integrated circuit memory chip in response to the more significant bits of the address and including a first chip selection circuit coupled to the address generator circuit and selecting the first integrated circuit memory chip in response to the less significant bits of the address;
- a second integrated circuit memory chip storing second data, said second integrated circuit memory chip including a second chip address circuit coupled to the address generator circuit and accessing data stored by the second integrated circuit memory chip in response to the more significant bits of the address and including a second chip selection circuit coupled to the address generator circuit and selecting the second integrated circuit memory chip in response to the less significant bits of the address;
- a third integrated circuit memory chip storing third data, said third integrated circuit memory chip including a third chip address circuit coupled to the address generator circuit and accessing data stored by the third integrated circuit memory chip in response to the more significant bits of the address and including a third chip selection circuit coupled to the address generator circuit and selecting the third integrated circuit memory chip in response to the less significant bits of the address; and
- a forth integrated circuit memory chip storing forth data, said forth integrated circuit memory chip including a forth chip address circuit coupled to the address generator circuit and accessing data stored by the forth integrated circuit memory chip in response to the more significant bits of the address and including a forth chip selection circuit coupled to the address generator circuit and selecting the forth integrated circuit memory chip in response to the less significant bits of the address.
- 67. A memory system as set forth in claim 66, further comprising a memory output circuit outputting the data addressed by the chip address circuit from a selected integrated circuit memory chip.
- 68. A memory system as set forth in claim 66, further comprising a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
- 69. A memory system as set forth in claim 66, further comprising a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
- 70. A memory system as set forth in claim 66, further comprising:
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 71. A memory system comprising:
- an address generator circuit generating a sequence of addresses;
- a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses;
- a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses;
- a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses; and
- a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses.
- 72. A memory system comprising:
- an address generator circuit generating a sequence of addresses, wherein each address in the sequence of addresses includes less significant bits and more significant bits and wherein the address generator circuit includes a sequential address generation circuit sequentially changing the less significant bits in the address;
- a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses;
- a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses;
- a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses;
- a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; and
- a selection circuit coupled to the address generator circuit and to the integrated circuit memory chips and selecting each of the integrated circuit memory chips in sequence to generate the output data in response to the less significant bits of the address.
- 73. A memory system comprising:
- an address generator circuit generating a sequence of addresses, wherein each address in the sequence of addresses includes less significant bits and more significant bits and wherein the address generator circuit includes a sequential address generation circuit sequentially changing the less significant bits in the address;
- a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses;
- a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses;
- a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses;
- a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses;
- an addressing circuit coupled to the address generator circuit and to the integrated circuit memory chips and addressing data stored in each of the integrated circuit memory chips: and
- a selection circuit coupled to the address generator circuit and to the integrated circuit memory chips and selecting each of the integrated circuit memory chips in sequence to generate the addressed data as the output data in response to the less significant bits of the address.
- 74. A memory system comprising:
- an address generator circuit generating a sequence of addresses;
- a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses;
- a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses;
- a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses;
- a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit.
- 75. A memory system comprising:
- an address generator circuit generating a sequence of addresses;
- a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses;
- a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses;
- a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses;
- a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses; and
- a delaying circuit coupled to the addresses generator circuit and delaying generating of the address by the address generator circuit in response to the more significant bits of the address generated by the address generator circuit.
- 76. A memory system comprising:
- an address generator circuit generating a sequence of addresses;
- a first integrated circuit memory chip coupled to the address generator and storing first data, said first integrated circuit memory chip generating first output data in response to a first address in the sequence of addresses;
- a second integrated circuit memory chip coupled to the address generator and storing second data, said second integrated circuit memory chip generating second output data in response to a second address in the sequence of addresses;
- a third integrated circuit memory chip coupled to the address generator and storing third data, said third integrated circuit memory chip generating third output data in response to a third address in the sequence of addresses;
- a forth integrated circuit memory chip coupled to the address generator and storing forth data, said forth integrated circuit memory chip generating forth output data in response to a forth address in the sequence of addresses;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the more significant bits of the address generated by the address generator circuit; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 77. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently and
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently.
- 78. A memory system as set forth in claim 77, further comprising a memory output circuit outputting the data addressed by the address circuit from a selected integrated circuit memory chip.
- 79. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
- 80. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
- 81. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips coupled to the address generator circuit and storing data, each integrated circuit memory chip having a select circuit selecting an integrated circuit memory chip in response to the first address bits that change more frequently and an address circuit addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 82. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently; and
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently.
- 83. A memory system as set forth in claim 82, further comprising a memory output circuit outputting the data addressed by the chip addressing circuit from the selected integrated circuit memory chip.
- 84. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently;
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
- 85. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently;
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
- 86. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data;
- a chip addressing circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and addressing data stored by the integrated circuit memory chips in response to the second address bits that change less frequently;
- a chip selection circuit coupled to the address generator circuit and to the plurality of integrated circuit memory chips and selecting at least one of the integrated circuit memory chips to output data addressed by the chip addressing circuit in response to the first address bits that change more frequently;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 87. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently and
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently.
- 88. A memory system as set forth in claim 87, further comprising a memory output circuit outputting the data addressed by the chip address circuit from a selected integrated circuit memory chip.
- 89. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently; and
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
- 90. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently; and
- a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
- 91. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a plurality of integrated circuit memory chips storing data, wherein each of the integrated circuit memory chips includes an address circuit coupled to the address generator circuit and accessing data stored by the integrated circuit memory chip in response to the second address bits that change less frequently and including a selection circuit coupled to the address generator circuit and selecting the integrated circuit memory chip in response to the first address bits that change more frequently;
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently; and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
- 92. A memory system comprising:
- an address generator circuit generating an address having first address bits that change more frequently and second address bits that change less frequently;
- a first integrated circuit memory chip storing first data, said first integrated circuit memory chip including a first chip address circuit coupled to the address generator circuit and accessing data stored by the first integrated circuit memory chip in response to the second address bits that change less frequently and including a first chip selection circuit coupled to the address generator circuit and selecting the first integrated circuit memory chip in response to the first address bits that change more frequently;
- a second integrated circuit memory chip storing second data, said second integrated circuit memory chip including a second chip address circuit coupled to the address generator circuit and accessing data stored by the second integrated circuit memory chip in response to the second address bits that change less frequently and including a second chip selection circuit coupled to the address generator circuit and selecting the second integrated circuit memory chip in response to the first address bits that change more frequently;
- a third integrated circuit memory chip storing third data, said third integrated circuit memory chip including a third chip address circuit coupled to the address generator circuit and accessing data stored by the third integrated circuit memory chip in response to the second address bits that change less frequently and including a third chip selection circuit coupled to the address generator circuit and selecting the third integrated circuit memory chip in response to the first address bits that change more frequently; and
- a forth integrated circuit memory chip storing forth data, said forth integrated circuit memory chip including a forth chip address circuit coupled to the address generator circuit and accessing data stored by the forth integrated circuit memory chip in response to the second address bits that change less frequently and including a forth chip selection circuit coupled to the address generator circuit and selecting the forth integrated circuit memory chip in response to the first address bits that change more frequently.
- 93. A memory system as set forth in claim 92, further comprising a memory output circuit outputting the data addressed by the chip address circuit from a selected integrated circuit memory chip.
- 94. A memory system as set forth in claim 92, further comprising a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently.
- 95. A memory system as set forth in claim 92, further comprising a delaying circuit coupled to the address generator circuit and delaying generating of the address by the address generator circuit in response to the second address bits that change less frequently.
- 96. A memory system as set forth in claim 92, further comprising:
- a detector circuit coupled to the address generator circuit and generating a detector signal in response to detection of a change in the second address bits that change less frequently and
- a delaying circuit coupled to the address generator circuit and to the detector circuit and delaying generating of the address by the address generator circuit in response to the detector signal.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of copending parent application IMPROVED FILTER SYSTEM HAVING MEMORY AND DISPLAY FEATURES Ser. No. 07/279,592 filed on Dec. 2, 1988 which in turn is a continuation in part of copending parent application FILTER DISPLAY SYSTEM Ser. No. 06/849,243 filed on Apr. 7, 1986 which is a continuation in part of grandparent application INTELLIGENT DISPLAY SYSTEM Ser. No. 05/849,733 filed on Nov. 9, 1977 now abandoned and grandparent application FOURIER TRANSFORM PROCESSOR Ser. No. 06/425,731 filed on Sept. 28, 1982 and now Pat. No. 4,581,715 issued on April 8, 1986 and this application is further a continuation in part of copending parent application SIGNATURE COMMUNICATION SYSTEM Ser. No. 06/848,017 filed on April 3, 1986 which is a continuation in part of grandparent application FOURIER TRANSFORM PROCESSOR Ser. No. 06/425,731 filed on Sept. 28, 1982 and now Pat. No. 4,581,715 issued on April 8, 1986; which grandparent application Ser. No. 06/425,731 is a continuation in part of each application in the following chain of ancestor patent applications:
(A) MEMORY SYSTEM USING FILTERABLE SIGNALS Ser. No. 06/160,872 filed on June 19, 1980 and now U.S. Pat. No. 4,491,930 issued on Jan. 1, 1985:
(B) COMPUTER SYSTEM ARCHITECTURE Ser. No. 05/860,257 filed Dec. 14, 1977 and now U.S. Pat. No. 4,371,923 issued on Feb. 1, 1983:
(1) FACTORED DATA PROCESSING SYSTEM FOR DEDICATED APPLICATIONS Ser. No. 05/101,881 filed on Dec. 28, 1970; proceedings therein having been terminated:
(2) CONTROL SYSTEM AND METHOD Ser. No. 05/134,958 filed on April 19, 1971; still pending in the PTO:
(3) CONTROL APPARATUS Ser. No. 05/135,040 filed on April 19, 1971; still pending in the PTO:
(4) APPARATUS AND METHOD FOR PRODUCING HIGH REGISTRATION PHOTO-MASKS Ser. No. 05/229,213 filed on April 13, 1972 and now U.S. Pat. No. 3,820,894 issued on June 28, 1974:
(5) MACHINE CONTROL SYSTEM OPERATING FROM REMOTE COMMANDS Ser. No. 05/230,872 filed on Mar. 1, 1972 and now U.S. Pat. No. 4,531,182 issued on July 23, 1985:
(6) COORDINATE ROTATION FOR MACHINE CONTROL SYSTEM Ser. No. 05/232,459 filed on Mar. 7, 1972 and now U.S. Pat. No. 4,370,720 issued on Jan. 25, 1983:
(7) DIGITAL FEEDBACK CONTROL SYSTEM Ser. No. 05/246,867 filed on Apr. 24, 1972 and now U.S. Pat. No. 4,310,878 issued on Jan. 12, 1982:
(8) COMPUTERIZED SYSTEM FOR OPERATOR INTERACTION Ser. No. 05/288,247 filed on Sept. 11, 1972 and now U.S. Pat. No. 4,121,284 issued on Oct. 17, 1978:
(9) A SYSTEM FOR INTERFACING A COMPUTER TO A MACHINE Ser. No. 05/291,394 filed on Sept. 22, 1972 and now U.S. Pat. No. 4,396,976 issued on Aug. 2, 1983:
(10) DIGITAL ARRANGEMENT FOR PROCESSING SQUAREWAVE SIGNALS Ser. No. 05/302,771 filed on Nov. 1, 1972; still pending in the PTO:
(11) APPARATUS AND METHOD FOR PROVIDING INTERACTIVE AUDIO COMMUNICATION Ser. No. 05/325,933 filed on Jan. 22, 1973 and now U.S. Pat. No. 4,016,540 issued on Apr. 5, 1977:
(12) ELECTRONIC CALCULATOR SYSTEM HAVING AUDIO MESSAGES FOR OPERATOR INTERACTION Ser. No. 05/325,941 filed on Jan. 22, 1973 and now U.S. Pat. No. 4,060,848 issued on Nov. 29, 1977:
(13) ILLUMINATION CONTROL SYSTEM Ser. No. 05/366,714 filed on June 4, 1973 and now U.S. Pat. No. 3,986,922 issued on Oct. 12, 1976:
(14) DIGITAL SIGNAL PROCESSOR FOR SERVO VELOCITY CONTROL Ser. No. 05/339,817 filed on Mar. 9, 1973 and now U.S. Pat. No. 4,034,276 issued on July 5, 1977:
(15) MONOLITHIC DATA PROCESSOR with memory refresh Ser. No. 05/402,520 filed on Oct. 1, 1973; now U.S. Pat. No. 4,825,364 issued on Apr. 25, 1989:
(16) HOLOGRAPHIC SYSTEM FOR OBJECT LOCATION AND IDENTIFICATION Ser. No. 05/490,816 filed on July 22, 1974 and now U.S. Pat. No. 4,029,853 issued on June 24, 1980:
(17) COMPUTERIZED MACHINE CONTROL SYSTEM Ser. No. 05/476,743 filed on June 5, 1974 and now U.S. Pat. No. 4,364,110 issued on Dec. 14, 1982:
(18) SIGNAL PROCESSING AND MEMORY ARRANGEMENT Ser. No. 05/522,559 filed on Nov. 11, 1974 and now U.S. Pat. No. 4,209,852 issued on June 24, 1980.
(19) METHOD AND APPARATUS FOR SIGNAL ENHANCEMENT WITH IMPROVED DIGITAL FILTERING Ser. No. 05/550,231 filed on Feb. 14, 1975 and now U.S. Pat. No. 4,209,843 issued on June 24, 1980:
(20) ILLUMINATION SIGNAL PROCESSING SYSTEM Ser. No. 05/727,330 filed on Sept. 27, 1976; now abandoned:
(21) PROJECTION TELEVISION SYSTEM USING LIQUID CRYSTAL DEVICES Ser. No. 05/730,756 filed on Oct. 7, 1976; now abandoned:
(22) INCREMENTAL DIGITAL FILTER Ser. No. 05/754,660 filed on Dec. 27, 1976 and now U.S. Pat. No. 4,486,850 issued on Dec. 4, 1984:
(23) MEANS AND METHOD FOR COMPUTERIZED SOUND SYNTHESIS Ser. No. 05/752,240 filed on Dec. 20, 1976; now abandoned:
(24) VOICE SIGNAL PROCESSING SYSTEM Ser. No. 05/801,879 filed on May 13, 1977 and now U.S. Pat. No. 4,144,582 issued on Mar. 13, 1979:
(25) ANALOG READ ONLY MEMORY Ser. No. 05/812,285 filed on July 1, 1977 and now U.S. Pat. No. 4,371,953 issued on Feb. 1, 1983:
(26) DATA PROCESSOR ARCHITECTURE Ser. No. 05/844,765 filed on Oct. 25, 1977; now U.S. Pat. No. 4,523,290 issued on June 11, 1985:
(27) DIGITAL SOUND SYSTEM FOR CONSUMER PRODUCTS Ser. No. 05/849,812 filed on Nov. 9, 1977; now pending in the PTO:
(28) ELECTRO-OPTICAL ILLUMINATION CONTROL SYSTEM Ser. No. 05/860,278 filed on Dec. 13, 1977 and now U.S. Pat. No. 4,471,385 issued on Sept. 11, 1984:
(29) MEMORY SYSTEM HAVING SERVO COMPENSATION Ser. No. 05/889,301 filed on Mar. 23, 1978 and now U.S. Pat. No. 4,322,819 issued on Mar. 30, 1982:
When this application is further a continuation in part of copending parent applications IMPROVED MEMORY ARCHITECTURE HAVING MULTI-DIMENSIONAL ADDRESSING Ser. No. 06/661,649 filed on Oct. 17, 1984 and now abandoned in favor of continuing applications; MICROCOMPUTER CONTROL OF MACHINES Ser. No. 05/860,256 filed on Dec. 14, 1977 and now U.S. Pat. No. 4,829,419 issued on May 9, 1989; and MONOLITHIC DATA PROCESSOR WITH MEMORY REFRESH Ser. No. 05/402,520 filed on Oct. 1, 1973 now U.S. Pat. No. 4,825,364 issued on Apr. 25, 1989;
When all of the above patent applications are by Gilbert P. Hyatt;
where the benefit of the filing dates of all of the above listed applications are herein claimed in accordance with the United States Code such as with 35 USC 120 and 35 USC 121;
where all of the above listed patents and patent applications are incorporated herein by reference as if fully set forth at length herein; and
where one skilled in the art will be able to combine the disclosures in said applications and patents that are incorporated by reference with the disclosure in the instant application from the disclosures therein and the disclosures herein.
US Referenced Citations (31)
Non-Patent Literature Citations (33)
Entry |
Bursky; Cache Controller Ties Into Any Microprocessor System; 8/11/88, Electronic Design. |
Bursky; Memory ICs; 2/18/88, Electronic Design. |
Bursky; Multifeatured Static RAM Trims Microcoded System's Part Count; 3/3/88, Electronic Design. |
Bursky; Triple-Port DRAM Fuels Graphic Displays; 4/30/87, Electronic Design. |
Capece; Memories; 10/26/78, Electronics. |
Conner; 1M-Bit Video RAMs Offer Speed for High-Resolution Graphics Displays; 3/31/88, EDN. |
Cormier; Specialty DRAMs Accelerate Video System Performance; 4/88, Electronic System Design Magazine. |
Cormier; SRAMs Link Hardware and Software; 9/87, Electronic System Design Magazine. |
Johnson; Busting Image Barriers with a Mac II; 7/88, Electronic System Design Magazine. |
Kumar; Consider Static-RAM Cache Memory for 32-Bit uC Design; 6/11/87, EDN. |
Altman; Special Report: Semiconductor RAMs Land Computer Mainframe Jobs; 8/28/72, Electronics. |
LaRocca et al; One Chip MMU-Cache Gives Boost to CPU Hit Rate; 11/15/87, Electronic Design. |
Leonard; Cache Tag RAMs Hasten Main Memory Response; 3/3/88, Electronic Design. |
Leonard; 1-Mbit Video RAMs Offload Host CPU; 9/17/87, Electronic Design. |
LeVine; In-Line Code is Faster For Refresing RAMs by Software; 12/20/79, Electronic Design. |
Leibson; Dynamic-RAM-Controller ICs Squeeze Maximum Performance From DRAMs. |
McKeon; An Algorithm for Disk Caching with Limited Memory; 9/85, Byte. |
McManus; Take Care When Choosing Controllers for Flat-Panel Displays; 4/28/88, EDN. |
Matlin; Image Compression for Document Storage; 7/88, Electronic System Design Magazine. |
Mokhoff; Chip Pair Eases Dynamic RAM Refresh; 9/14/78; Electronics. |
Morton; Smart Memories Beat Bottleneck Blues; 7/88, Electronic System Design Magazine. |
Olson; Variable-Width FIFO Buffer Sequences Large Data Words; 6/11/87, Electronic Design. |
Pieper et al; 200-MHz Video FIFO Buffer Juggles Multiple Windows; 2/5/87, Electronic Design. |
Saussy et al; A Cache Memory Chip For High Performance Image Warping; 1985, IEEE. |
Shear; Cache-Memory Systems Benefit From On-Chip Solutions; 12/10/87, EDN. |
Siddique et al; Fast Controller Converts Large Static RAMs to FIFO Buffers; 2/19/87, Electronic Design. |
Toyoda; Get the Most Out of Top Performing RAMs by Designing Memory Systems Properly; 11/8/79, Electronic Design. |
Waugh; Programmable Array Serves as a Controller for Dynamic RAMs; 2/18/88, EDN. |
Wilson; Nonvolatile, Ferroelectric RAMs Defy Speed Barriers; 5/88, Electronic System Design Magazine. |
Wright; CMOS Dynamic-RAM-Controller ICs Support 256K-, and 4M-Bit Devices; 1/22/87, EDN. |
Beelitz et al; System Architecture For Large-Scale Integration; AFIPS Conf. Proc.; Nov. 1967. |
Levy et al; System Utilization of Large Scale Integration; IEEE Transactions of Electronic Computers, Oct. 1967. |
Intel Memory Design Handbook; Intel Corp.; 1977. |
Related Publications (25)
|
Number |
Date |
Country |
|
661649 |
Oct 1984 |
|
|
860257 |
Dec 1977 |
|
|
101881 |
Dec 1970 |
|
|
134958 |
Apr 1971 |
|
|
135040 |
Apr 1971 |
|
|
229213 |
Apr 1972 |
|
|
230872 |
Mar 1972 |
|
|
232459 |
Mar 1972 |
|
|
246867 |
Apr 1972 |
|
|
288247 |
Sep 1972 |
|
|
291394 |
Sep 1972 |
|
|
302771 |
Nov 1972 |
|
|
325933 |
Jan 1973 |
|
|
325941 |
Jan 1973 |
|
|
366714 |
Jun 1973 |
|
|
339817 |
Mar 1973 |
|
|
402520 |
Oct 1973 |
|
|
490816 |
Jul 1974 |
|
|
476743 |
Jun 1974 |
|
|
522559 |
Nov 1974 |
|
|
550231 |
Feb 1975 |
|
|
727330 |
Sep 1976 |
|
|
730756 |
Oct 1976 |
|
|
754660 |
Dec 1986 |
|
|
752240 |
Dec 1976 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
279592 |
Dec 1988 |
|
Continuation in Parts (4)
|
Number |
Date |
Country |
Parent |
849243 |
Apr 1986 |
|
Parent |
849733 |
Nov 1977 |
|
Parent |
425731 |
|
|
Parent |
160872 |
Jun 1980 |
|