Claims
- 1. A method of making a thin film field effect transistor comprising the steps of:
- forming a body of semiconductor material including at least silicon, said semiconductor material being formed with a structure more ordered than amorphous silicon semiconductor material and less ordered than single crystalline silicon semiconductor material;
- forming a source and a drain on the semiconductor material and in rectifying contact with said semiconductor material; and
- forming a gate electrode adjacent to and insulated from said body of semiconductor material.
- 2. A method as defined in claim 1 wherein the body of semiconductor material is formed by depositing the silicon semiconductor material onto a substrate and wherein the substrate is heated to a temperature between 450.degree. and 500.degree. C. during the deposition thereof.
- 3. A method as defined in claim 2 wherein the semiconductor material is deposited to a thickness of about 1 micron.
- 4. A method as defined in claim 1 including the further step of annealing the semiconductor body prior to forming the drain and source.
- 5. A method as defined in claim 4 wherein the semiconductor body is annealed in a hydrogen gas atmosphere.
- 6. A method as defined in claim 4 wherein the semiconductor body is annealed in an atmosphere of a hydrogen gas and a forming gas.
- 7. A method as defined in claim 6 wherein the forming gas is nitrogen.
- 8. A method as defined in claim 6 wherein the semiconductor body is annealed at a pressure between 0.1 to 0.5 Torr.
- 9. A method as defined in claim 4 wherein the semiconductor body is annealed in a hydrogen plasma.
- 10. A method as defined in claim 9 wherein the semiconductor body is annealed at a temperature of about 500.degree. C.
- 11. A method as defined in claim 9 wherin the semiconductor body is annealed at a pressure between 0.1 and 0.5 Torr.
- 12. A method as defined in claim 4 wherein the semiconductor body is annealed in a fluoride plasma.
- 13. A method as defined in claim 12 wherein the semiconductor body is annealed at a temperature of about 500.degree. C.
- 14. A method as defined in claim 12 wherein the semiconductor body is annealed at a pressure between 0.1 and 0.5 Torr.
- 15. A method as defined in claim 1 wherein the source and drain are formed by depositing a doped semiconductor in at least two spaced apart regions on the body of semiconductor material.
- 16. A method as defined in claim 15 wherein the doped semiconductor comprises an amorphous semiconductor alloy.
- 17. A method as defined in claim 16 wherein the amorphous semiconductor alloy includes silicon.
- 18. A method as defined in claim 17 wherein the amorphous silicon alloy includes hydrogen.
- 19. A method as defined in claim 17 wherein the amorphous silicon alloy includes fluorine.
- 20. A method as defined in claim 15 wherein the doped semiconductor is n-type.
- 21. A thod as defined in claim 20 wherein the doped semiconductor includes phosphorus.
- 22. A method as defined in claim 1 further including forming an insulative layer between the gate electrode and the body of semiconductor material.
- 23. A method as defined in claim 22 wherein the insulative layer is formed from silicon oxide or silicon nitride.
- 24. A method as defined in claim 1 wherein the gate electrode is formed from a metal.
- 25. A method as defined in claim 24 wherein the metal is chromium or aluminum.
- 26. A method as defined in claim 1 wherein the source and drain are formed by depositing a metal on at least two spaced apart regions on the body of semiconductor material.
- 27. A method as defined in claim 26 wherein the body of semiconductor material is formed to be n-type and wherein the metal is a high work function metal.
- 28. A method as defined in claim 27 wherein the high work function metal is either platinum or palladium.
- 29. A method as defined in claim 26 wherein the body of semiconductor material is formed to be p-type and wherein the metal is a low work function metal.
- 30. A method as defined in claim 29 wherein the low work function metal is magnesium or ytterbium.
Parent Case Info
This application is a division of application Ser. No. 609,640 filed on May 13, 1984 U.S. Pat. No. 4,670,763, issued June 2, 1987.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3304469 |
Weiner |
Feb 1967 |
|
3924320 |
Altman et al. |
Dec 1975 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
2067353 |
Jul 1981 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Matsui et al., Journal. Appl Phys. 55 (6) Mar. 15, 1984 pp. 1590-1595. |
Sze, S.M, "Physico of Semiconductor Devices", 2nd Edition, John Wiley & Sons, New York, pp. 250-255. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
609640 |
May 1984 |
|