This disclosure relates to transistors. This disclosure also relates to structures and fabrication techniques for laterally diffused metal oxide semiconductor transistors.
Rapid advances in electronics and communication technologies, driven by immense customer demand, have resulted in the widespread adoption of electronic devices of every kind. The transistor is a fundamental circuit component of these devices. Transistors have a wide range of circuit applications, and LDMOS transistors for instance provide a key building block for radio frequency power amplifiers. Improvements in transistor design will improve the implementation and performance of many different types of circuits that rely on LDMOS transistors.
A three dimensional monolithic LDMOS transistor provides a drain structure vertically disposed above the gate and channel of the transistor. Displacing the drain structure vertically, out of the plane of the gate and channel creates a three dimensional structure for the transistor. One result is that the transistor consumes far less lateral area on the substrate. The reduction in lateral area in turn provides benefits such as allowing transistors to be more densely arranged on the substrate and allowing additional devices of other types to be formed on the substrate.
The source structure 106 includes the metallization connection 122 and the raised source I drain (RSD) structure 124. The metallization connection 122 may provide a source terminal 160 or other source signal connection for the transistor 100. The gate structure 108 may be a FDSOI gate, a bulk device gate, a FinFET gate, or any other type of transistor gate structure that creates a channel 126 between the source structure 106 and the drain structure 110.
As one of many different implementation options, the drain structure shown in
The structures of the transistor 100 are formed at different levels.
The first level 152 includes insulating material 156 around the transistor structures, and the second level 154 includes insulating material 158 around its transistor structures as well. The insulating material may be SiO2 added with a deposition process. As will be explained in further detail below, the multiple level structure for the transistor 100 may result by bonding an additional semiconductor layer on top of the layer in which the RSD 124, RSD 135, and gate structure 108 are formed, e.g., on top of the SiO2 boundary of the first level 152.
The top view 104 shows the source, gate, and drain connections. The top view also shows one of many different possibilities for the path 138. In this example, a mask and doping sequence defined the path 138 to include conductive segments that form a piece-wise linear path in an ‘S’ shape. The pieces of the path 138 include the conductive segments 143, 144, 146, 148, and 149.
The conductive segments are resistive, as determined by their doping profile, length, width, and other characteristics. Although the underlying FDSOI process may specify operational voltages of, e.g., 1.5 V to 1.8 V for transistor structures, the conductive segments act as a voltage attenuating structure permitting higher voltage operation. The characteristics of the conductive segments may be controlled to facilitate operational voltages across a wide range for the transistor 100, e.g., 1.5V to 20V or more. As a few specific examples, the transistor 100 may operate at 3.3V, 5V, ?V, 12V, 15V, or 20V, depending on the characteristics chosen for the voltage attenuation structure 136. The voltage attenuation structure 136 drops the full operating voltage down to a level compatible with the underlying FDSOI process for the remainder of the transistor 100, e.g., at the RSD structure 135 and across the gate 108 and channel 126 to the source structure 106.
Note that the transistor 100 is a three dimensional structure in the sense that a portion of the drain structure 110 is vertically displaced. In the particular example of
16 to 10
18 atoms per cm
3. The voltage attenuation structure acts as a resistance which provides a predetermined voltage drop along the structure. The characteristics of the voltage attenuation structure, including its length, width, overall shape, and doping level, may vary widely to provide a pre-determined voltage attenuation. The voltage attenuation allows the transistor 100 to operate at higher voltages than the underlying FDSOI process normally allows, e.g., from 1.5V to 20V or higher.
In some embodiments, the resistance of the path 138 is higher than the channel resistance. Accordingly, even when the gate is off (0 V), the voltage at region 702 is less than approximately twice the nominal gate voltage. The three dimensional design facilitates the implementation of these relative resistances. The voltage at region 702 is kept similar to the gate voltage (e.g., 1.5 V to 1.8 V) to increase the break down voltage and prevent gate eruption, while providing overdrive voltage for current.
In
The fabrication process 1100 also includes bonding, e.g., by molecular bonding, a second semiconductor layer to the first level (1114). The bonding may occur, e.g., at the planarized SiO2 insulator boundary of the first level. The second semiconductor layer provides a second level 154 for the three dimensional transistor structure.
Within the second level, the fabrication process creates a voltage attenuation structure (1116), e.g., as a lightly doped drain path 138. The voltage attenuation structure is thereby vertically disposed above the first level, e.g., above the gate structure 108. Any drain path may include one or more conductive segments. Each segment may have any pre-determined length, width, depth, doping profile or other characteristic. The sequence of conductive segments may be designed to provide a voltage attenuation of any pre-determined amount along the length of the drain path.
The fabrication process 1100 may heavily dope the ends of the voltage attenuation structure (1118). In some implementations, the doping level is approximately 1-5×1020 atoms per cm
3. In addition, the fabrication process 1100 etches channels (1120) and deposits metal (1122) to form, e.g., the conductive connections 804 and 808. The metallization connections form conductive connections between the first end of the voltage attenuation structure and the raised drain connection, and between the second end of the voltage attenuation structure and a drain terminal for the transistor. The metallization connections also form conductive connections between the raised source connection and a source terminal for the transistor.
Various implementations of an LDMOS transistor have been specifically described. However, many other implementations are also possible.
This application is a Continuation of U.S. application Ser. No. 14/755,625, filed Jun. 30, 2015, incorporated herein by reference in its entirety, which claims priority from U.S. Provisional Application No. 62/166,329, filed May 26, 2015, incorporated herein by reference in its entirety and which claims priority from U.S. Provisional Application No. 62/171,626, filed Jun. 5, 2015, incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5108945 | Matthews | Apr 1992 | A |
5838044 | Chang et al. | Nov 1998 | A |
6359339 | Gregor et al. | Mar 2002 | B1 |
6424005 | Tsai et al. | Jul 2002 | B1 |
6717233 | Haddad et al. | Apr 2004 | B1 |
8284017 | Hakey et al. | Oct 2012 | B2 |
8558654 | Le Neel et al. | Oct 2013 | B2 |
20020020879 | Shiiki et al. | Feb 2002 | A1 |
20050062045 | Bhattacharyya | Mar 2005 | A1 |
20050095763 | Samavedam et al. | May 2005 | A1 |
20060027894 | Harada | Feb 2006 | A1 |
20110175174 | Stahrenberg et al. | Jul 2011 | A1 |
20120228719 | Harada | Sep 2012 | A1 |
20130175622 | Haran | Jul 2013 | A1 |
20140099773 | Doris et al. | Apr 2014 | A1 |
Entry |
---|
Courtland, Rachel, The Rise of the Monolithic 3-D Chip, Feb. 24, 2014, http://spectrum.ieee.org/semiconductors/design/the-rise-of-the-monolithic-3d-chip. |
Or-Bach, Zvi, Qualcomm Calls for Monolithic 3D C, Jun. 17, 2014, http://www.eetimes.com/author.asp?section_id=36&doc_id=1322783. |
Or-Bach, Zvi, Qualcomm to Leverage Monolithic 3D for Smartphones, Apr. 17, 2015, http://www.eetime.com/author.asp?section_id=36&doc_id=1326383. |
Theeuwen,S.J.C.H., et al., LDMOS Technology for RF Power Amplifiers, IEEE Transactions on Microwave Theory and Techniques, vol. 60, No. 6, Jun. 2012, pp. 1755-1763, New York, New York. |
Number | Date | Country | |
---|---|---|---|
20180033860 A1 | Feb 2018 | US |
Number | Date | Country | |
---|---|---|---|
62166329 | May 2015 | US | |
62171626 | Jun 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14755625 | Jun 2015 | US |
Child | 15782473 | US |