The present invention relates to making vias in substrates with low dielectric constant for MEMS applications. In particular it relates to such applications having reduced stray capacitance.
In the MEMS technology area there is a continuous strive to reduce component size and in particular the thickness of components in order to enable making e.g. mobile phones thinner.
Today most MEMS components comprise so called vias for routing signals from a signal generating element through a substrate for further routing to electronic circuits for signal processing. In particular so called TSVs (Through Silicon Vias) are common, and there are numerous technologies relating to this kind of vias.
Examples of the mentioned signal generating elements are accelerometers, gyros, etc. In particular when the signal is based on capacitance changes, the actual detected signal variation can be as small as in the femto- to atto-Farad range (10−15 to 10−18 F). This should be considered in relation to the stray capacitances caused by the vias themselves, which commonly for TSVs based on silicon can be in the range 1-5 pF, and for metal vias in the range 5-20 pF. Thus, as can be understood very sophisticated signal processing is required in order to single out the relevant parts of the total signal.
For RF (Radio Frequency) applications in MEMS structures and devices the dielectric properties of the support structures is of great importance, and it is desirable to eliminate “cross-talk” between neighbouring components or elements on chips or wafers on which the components in question are provided.
The most commonly used material for building MEMS structures and devices is silicon, which is a material having a comparatively high dielectric constant. Also the permeability constant is an important factor that controls coupling between substrate and components.
However, most often the silicon is doped in order to increase conductivity and thus, the conductivity will contribute to negative effects.
Stray capacitances are the most important negative factor in both RF applications and in capacitive measurements, and silicon inherently will cause such problems.
It would therefore be desirable to provide a technology wherein the stray capacitances of the via structures could be reduced substantially.
Since the stray capacitance is dependent on the area of the circumference of a via, a reduction in size, preferably the diameter, but also a reduction of the length would be desirable. The reduction in length is automatically given by the requirement to reduce substrate thickness. The capacitance is also dependent on the material in the substrate. When the vias are made in silicon wafers such that the actual via is insulated from the substrate by an oxide, there will occur a capacitance across the insulator, and when the via is made of metal there will occur a capacitance across the substrate, i.e. between the metal and some ground point.
One solution to this problem is to use glass substrates which are very much less conductive than silicon.
A technology for making vias in glass is marketed by Planoptik who claims a patented process for this. This process, disclosed in U.S. Pat. No. 7,416,961 and U.S. Pat. No. 7,259,080, entails providing impressions in a silicon wafer, connecting the silicon wafer to a glass wafer with negative pressure to create an under pressure in the impressions within the silicon wafer, and in a tempering step allowing a glass wafer melt and flow into said impressions. Removal of material from both sides of the composite wafer package thus created results in a glass wafer penetrated by a multiplicity of semiconductor perforations. Thus, this process requires the creation of an under pressure (negative pressure) inside the impressions.
In view of the demands for smaller dimensions in the MEMS field, and the problems encountered thereby, the object of the present invention is to provide an improved method of forming electrical through-connections in substrates with low dielectric constants, such as glass, which enables thinner substrates, and which reduces stray capacitances considerably compared to silicon based technology.
This object is met with a method as defined in claim 1.
Thus, in a first aspect there is provided a method of making substrates of a material with a low dielectric having through-substrate-vias (TSVs) of metal, preferably glass substrates with through-glass-vias (TGVs) of metal.
The main feature of the method is that needles, in preferred embodiments of silicon provided on a silicon substrate, optionally coated with metal, are pressed under pressure into a glass substrate which is heated to a temperature at which it is deformable. Optionally also the substrate and needles thereon are heated too, either inductively or by using a “hot plate” in contact with the substrate. Also, in alternative embodiments the needles can be entirely of metal.
Alternative embodiments are provided, and are defined in the dependent claims.
In a first embodiment the needles are used to make a mold in the glass by pressing them into the softened glass substrate and withdrawing them. The needles in this embodiment can be of any suitable material that withstands the processing conditions. Subsequently the holes made by the needles are filled with molten metal. The substrate is grinded to planarity to provide the vertical through-connections flush with the substrate surface.
In a second embodiment the needles, which suitably are made of silicon, are metallized and pressed into the softened glass substrate. When the glass is solidified, the carrier substrate on which the needles are provided is removed leaving the metallized needles buried in the glass. After grinding to expose the tips of the needles the desired vertical through-connections are obtained.
In a third embodiment a first substrate with needles is used, the needles are pressed into the softened glass, and withdrawn, whereby holes are made in the glass substrate. Then a second substrate with needles having a thin metal coating are inserted into the holes. Thereby the diameter may be just a fraction larger than the hole diameter in order to provide a tight fit. In this embodiment the risk for the metal coating coming off during insertion is reduced compared to the second embodiment.
In another aspect the method provides a starting substrate for MEMS engineering, as discussed below.
In a further aspect a glass substrate having metal TGVs is used as a capping wafer for MEMS devices.
A MEMS device incorporating a capping structure according to this aspect of the invention is discussed below.
Generally, the invention relates to a method of making through-substrate-vias in substrates having low dielectric constant, such as glass or synthetic polymers, comprising the steps of providing a first substrate on which a plurality of vertically protruding needles are provided (i.e. protruding vertically from the substrate); providing a second substrate made of a material having a low dielectric constant, e.g. glass; locating the substrates adjacent each other such that the needles on the first substrate face the second substrate; heating the second substrate made of a material having a low dielectric constant to a temperature where it softens, preferably without melting; applying a force on the first substrate such that the needles thereon penetrate into the material having a low dielectric constant to provide impressions in the material; and removing the first substrate and providing material filling the impressions in the second substrate made of material having a low dielectric constant. Suitably the second substrate is grinded on both sides to provide planar surfaces such that the material filling the impressions becomes exposed. Preferably the material filling the impressions is silicon, optionally doped and/or further comprises metal in a layer at the interface against the material having a low dielectric constant in the substrate. In one embodiment the entire first substrate with its needles is removed from the substrate material having a low dielectric constant to leave a structured substrate having a plurality of impressions formed therein, and the impressions are filled with metal. Alternatively the entire first substrate with its needles is removed from the substrate material having a low dielectric constant to leave a structured substrate having a plurality of impressions formed therein; providing a third substrate having needles provided thereon; inserting the needles into said impressions; removing the substrate but breaking off the needles leaving the needles inside the impressions; and grinding both sides of the substrate of a material having a low dielectric constant to provide planar surfaces such that the needles filling the impressions becomes exposed. In this embodiment the needles suitably have a slightly larger diameter than the impressions. In a further embodiment the step of removing the substrate comprises separating the substrate from the needles such that the needles remain in the impressions; and grinding both sides of the substrate of a material having a low dielectric constant to provide planar surfaces such that the needles filling the impressions becomes exposed.
The resulting wafer having TGVs of silicon can be used as a capping wafer for a MEMS device. In particular it is useful in applications where it is desirable that stray capacitances of the via structures are reduced substantially, such as in accelerometers, gyros, etc., where capacitive sensing is used.
One embodiment of the method is schematically illustrated in
It is notable and one of the great advantages of the invention that the via pitch, i.e. center-to-center distance of the vias can be made small, in the interval 100-500 μm, due to the fact that needles can be made with a tight pitch.
A glass substrate 14 is also provided. Suitable glass qualities are boron silicate glass, phosphorous based glass. The glass substrate is heated by suitable means such as by placing it on a hot plate 16, to about 650° C., such that it becomes deformable. It should not be heated to the point where it begins to melt though. The actual temperature is of course material dependent, and the purer the glass is the higher the temperature can be. Also, the actual metal used sets limits to the usable temperatures. Thus, temperatures in the range 400-1000° C. are possible. It is of course also possible to heat the needle substrate too, in which case there can be provided a hot plate 16′ in contact therewith. The advantage of not melting the glass is that the glass structure is preserved.
The silicon substrate 10 with its needles 11 is positioned above the glass substrate (as seen in the figure) in a set which allows the silicon substrate to be moved towards the glass substrate and there is also provided suitable means to allow application of a pressure force F on the silicon substrate. Of course the orientation of the substrates could be the opposite. The means for applying pressure could be any type of mechanical device such as pneumatic, hydraulic or purely mechanical, as long as it is possible to apply a controlled and constant force that makes the needles penetrate into the glass substrate in a controlled manner.
In
In
The structure obtained and shown in
In order to provide higher conductivity the needles 11 are suitably metallized. Such metallization can be obtained by different methods, such as plating (both electroplating and electroless plating), deposition of metal by physical techniques (PVD), chemical methods (CVD), ALD, evaporation, wet-chemistry i.e. deposition from solutions.
Preferred materials are metals or metal alloys, one preferred metal is copper (Cu). Alternatives to Cu could be Au, Ag, Pt, Ru. Sometimes for certain metals it is desirable to provide a barrier against diffusion of the metal into the silicon. Such barrier can be a layer of nickel (Ni), which can be deposited by similar methods as mentioned above. Other materials that are possible are tungsten (W), Ti, TiN, Ni, Ru, Ta and alloys thereof.
However, a potential problem with metal coated needles is illustrated in
One way to remedy this is as follows.
Namely, the method is performed in two steps, a first step where a needle carrying substrate, like the one shown in
In a further embodiment the needles 11 are made as shown in
This geometry will effectively function to “plough” through the glass 14, thereby protecting the metallization on the stem 12 from being peeled off. This is schematically illustrated in
The surface of the wafer after grinding is indicated with a broken line S in
The product obtained by the above described processes is generically described as a wafer of a material having a low dielectric constant and with vias of metal extending through the wafer.
This wafer is usable as a “capping structure” or simply “cap” for covering and sealing off cavities in e.g. MEMS devices. Examples of components that are provided in sealed cavities are resonators, RF switches, accelerometers, gyros etc.
In particular when the component is a capacitive sensor the deflections causing capacitive changes are extremely small, and the delta C is in the order of femto-Farad to atto-Farad. Such small delta C would be completely “drowned” in the stray capacitances caused if the substrate in which the vias are provided is e.g. silicon. If a glass substrate made according to the present invention is used these stray capacitances become negligible or at least controllable.
Thus, for making such devices using the technology disclosed herein for capping purposes, a semiconductor wafer is suitably processed to provide a depression usable as a vacuum cavity in which a functional component can be accommodated and can move freely. Suitable routing structures are made so as to provide points of contact on the field of the wafer, i.e. on the planar surface surrounding the depressions.
Reference is made to
Thus, a semiconductor wafer 100, generally 300-600 μm thick, is shown in which a depression 102 is formed, suitably 5-50 μm deep, this depression in many applications being used as a vacuum cavity. In other applications the cavity can be filled with a controlled atmosphere comprising a suitable gas at a suitable pressure.
A second wafer 200 is provided, suitably 8-60 μm thick, in which a monolithically integrated component 104 is made, e.g. a deflectable member connected to the surrounding structure by means of hinges 106, e.g. gimbals or other structures enabling motion in one or more directions. These hinges 106 are schematically illustrated with broken lines.
Suitable routing 108 is made to provide for points of contact on the wafer field area 107. The routing structure is only schematically illustrated and can comprise fairly complex patterns for fanning out etc. However, this forms no part of the invention per se, and the skilled man will be able to design such routing structures without inventive work.
The first and second wafers are normally provided together as a so called C-SOI wafer, commercially available, wherein the first wafer 100 is the handle part of the C-SOI, and the second wafer 200 is the device layer of the C-SOI. Such composite wafers can even be obtained prefabricated with a depression 102. In the case a C-SOI is used there is a buried oxide layer BOX provided between the device and handle parts, respectively. Thus, a BOX is never in reality provided as shown in
However, it is also possible to provide the first wafer 100 as a separate wafer, but then it would be necessary to use a SOI wafer the device layer of which would constitute the second wafer 200 in which the MEMS component is integrated. The handle layer would then be removed before finishing the structure. In this case the oxide layer BOX in
A third wafer 300, normally 200-400 μm thick, obtained by any of the methods described above, i.e. comprising a material having low dielectric constant, such as glass, and having TSVs 110 provided in positions matching the routing structures 108 is provided. It is notable that the pitch of the TSVs 110 can be made tight, 100-500 μm. In this wafer a very shallow depression 109, <5 μm deep, is made by suitable methods, such as etching, and provided so as to match the component 104 in the second wafer 200. This is required if the component is to be freely movable.
Now, when the structure comprising the first and second wafers with a depression 102 and the desired MEMS component 104 has been obtained, the third wafer comprising the vias is bonded to the package of the first and second wafers, to obtain a structure as schematically illustrated in
Number | Date | Country | Kind |
---|---|---|---|
1251236 | Nov 2012 | SE | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/SE2013/051273 | 10/31/2013 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2014/070091 | 5/8/2014 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
7259080 | Quenzer et al. | Aug 2007 | B2 |
7416961 | Quenzer et al. | Aug 2008 | B2 |
8324006 | Adler | Dec 2012 | B1 |
20020066672 | Iijima et al. | Jun 2002 | A1 |
20030178726 | Ogawa et al. | Sep 2003 | A1 |
20040077154 | Nagarajan | Apr 2004 | A1 |
20050060886 | Tsukahara et al. | Mar 2005 | A1 |
20050156694 | Park | Jul 2005 | A1 |
20060033189 | Haba | Feb 2006 | A1 |
20080029863 | Eskridge | Feb 2008 | A1 |
20100290199 | Schmid | Nov 2010 | A1 |
20100304518 | Suminto | Dec 2010 | A1 |
20110133295 | Fujii | Jun 2011 | A1 |
20110147859 | Tanaka | Jun 2011 | A1 |
20120223410 | Fujii | Sep 2012 | A1 |
20130221510 | Couillard | Aug 2013 | A1 |
Number | Date | Country |
---|---|---|
2007070004 | Jun 2007 | WO |
2012008578 | Jan 2012 | WO |
Entry |
---|
International Search Report, dated Apr. 25, 2014, from corresponding PCT application. |
Number | Date | Country | |
---|---|---|---|
20150279756 A1 | Oct 2015 | US |