Claims
- 1. A method of integrating a topside optical device, having electrical contacts on a top side, with an electronic chip having electrical contacts on a connection side, the method comprising:
creating a trench, defined by a wall, from the top side of a wafer containing the topside optical device into a substrate of the wafer; making a portion of the wall conductive by applying a conductive material to the portion; and thinning the substrate to expose the conductive material.
- 2. A method of creating a self aligning topside optical device that can be joined to another device by comprising:
creating a trench, defined by a wall, in a topside optical device on a wafer, the topside optical device having electrical contacts on a top side, from the top side of the wafer into a substrate of the wafer; making a portion of the wall conductive by applying a conductive material to the portion; and thinning an outer surface of the substrate until an opening is formed in the conductive material connecting the outer surface with the trench.
- 3. A device comprising:
a topside optical device formed by the method of one of claims 1 or 2.
- 4. An integrated device comprising:
a topside active optical device formed on a wafer, the wafer including a substrate having a first thickness at a time when the topside active optical device is formed, the topside active optical device having an electrical contact on a top side; an electronic chip having electrical contacts on a connection side; a wall defining a trench extending from the top side of the wafer containing the topside optical device into the substrate of the wafer; a conductive material on a portion of the wall extending from the electrical contact on the top side to one contact on the connection side of the electronic chip establishing an electrically conductive path therebetween, and wherein the substrate of the integrated device has an integration thickness less than the first thickness when the electrically conductive path is established.
- 5. A self aligning topside optical device for integration with an other device comprising:
a wall defining a trench in a wafer having a topside optical device thereon, the topside optical device having an electrical contact on a top side, the trench extending from the top side of the wafer through a substrate of the wafer to define an opening on an external surface of the substrate; and a conductive material located on at least a portion of the wall, so that when a device contact on the other device has a solder material thereon and the solder material is brought into contact with the opening and the softened, at least some of the solder will flow into the opening and align the opening with the contact and form an electrically conductive path between the electrical contact and the device contact.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority under 35 USC 119(e)(1) of U.S. Provisional Patent Application Serial No. 60/365,998 and U.S. Provisional Patent Application Serial No. 60/366,032, both filed Mar. 19, 2002.
[0002] This application is also a continuation-in-part of commonly assigned U.S. patent application Ser. Nos. 09/896,189, 09/897,160, 09/896,983, 09/897,158 and 09/896,665, all filed Jun. 29, 2001.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60365998 |
Mar 2002 |
US |
|
60366032 |
Mar 2002 |
US |
Continuation in Parts (5)
|
Number |
Date |
Country |
Parent |
09896189 |
Jun 2001 |
US |
Child |
10180383 |
Jun 2002 |
US |
Parent |
09897160 |
Jun 2001 |
US |
Child |
10180383 |
Jun 2002 |
US |
Parent |
09896983 |
Jun 2001 |
US |
Child |
10180383 |
Jun 2002 |
US |
Parent |
09897158 |
Jun 2001 |
US |
Child |
10180383 |
Jun 2002 |
US |
Parent |
09896665 |
Jun 2001 |
US |
Child |
10180383 |
Jun 2002 |
US |