Claims
- 1. A method for forming a totally self-aligned transistor with tungsten gate, comprising the steps of:providing an integrated circuit semiconductor structure comprising a substrate layer, a first oxide layer deposited over the substrate, a first nitride layer deposited over the first oxide layer, a second oxide layer deposited over the first nitride layer, and a second nitride layer deposited over the second oxide layer; depositing a photoresist layer in a predetermined pattern over the integrated circuit semiconductor structure; etching the second nitride layer in areas not covered by the photoresist layer to create at least one nitride island; etching the integrated circuit semiconductor structure to create at least one silicon trench; depositing an oxide layer in the silicon trench, the oxide layer deposited to a level of the first nitride layer; etching the first nitride layer, the first oxide layer and the at least one nitride island to form gate, source and drain areas; depositing at least one channel dopant in the gate area, the at least one channel dopant being deposited in the substrate layer; providing a silicide layer over the source and drain areas; and depositing a metal layer in the gate, source and drain areas.
- 2. The method for forming a totally self-aligned transistor defined in claim 1, further comprising the step of depositing an deposition oxide layer in the silicon trench above the substrate layer.
- 3. The method for forming a totally self-aligned transistor defined in claim 1, wherein the at least one channel dopant is deposited at a tilt angle.
- 4. The method for forming a totally self-aligned transistor defined in claim 3, wherein the tilt angle is derived from the arctangent of the length of the gate area divided by the height of the first nitride layer.
- 5. The method for forming a totally self-aligned transistor defined in claim 1, further comprising the step of depositing at least one LDD implant in the source area.
- 6. The method for forming a totally self-aligned transistor defined in claimed 1, further comprising the step of depositing at least one LDD implant in the
Parent Case Info
This application is a division of application Ser. No. 09/103,388, filed Jun. 24, 1998, which is hereby incorporated by reference herein. Now U.S. Pat. No. 6,246,096.
US Referenced Citations (13)
Non-Patent Literature Citations (1)
Entry |
Article entitled, “Spatially Confined Nickel Disilicide Formation at 400°C On Ion Implantation Preamorphized Silicon” Author: Erohkin et al. |