Claims
- 1. An octal registered integrated circuit transceiver having reducing ground bounce effect, comprising:
- a latch having IV.sub.cc and IGND power rails;
- an output buffer comprising
- an input circuit coupled to the output of said latch and having said IV.sub.cc rail in common with said latch;
- a phase splitter circuit coupled to said input circuit and having said IV.sub.cc in common with said latch;
- an output circuit coupled to said phase splitter circuit and having an isolated OV.sub.cc rail and an isolated OGND rail;
- an AC Miller killer circuit coupled to said output circuit; and
- A DC Miller killer circuit coupled to said output circuit;
- a ground lead configuration comprising
- a first lead having one end connected to said IGND rail; and
- a second lead having one end connected to said OGND rail, said first and second leads being merged at the respective other ends thereof for coupling said first and second leads to external ground; and
- A V.sub.cc lead configuration comprising
- a third lead having one end connected to said IV.sub.cc rail; and
- a fourth lead having one end connected to said OV.sub.cc rail, said third and fourth leads being merged at the respective other ends thereof for coupling said third and fourth leads to external V.sub.cc.
- 2. An octal registered transceiver as in claim 1, further comprising a dynamic ground reference circuit coupled to said latch and said output buffer for improving the noise margin at the interface of said latch and output buffer.
- 3. An integrated circuit output buffer having an input circuit, and output circuit having an output pulldown transistor, and a DC miller killer circuit, said DC Miller killer circuit comprising:
- a first transistor for discharging charge coupled through the Miller capacitance of said output pulldown transistor;
- a first resistor connected between the collector of said first transistor and the base of said output pulldown transistor, the value of said first resistor being selected to limit the discharge rate of said output pulldown transistor;
- a second transistor for switching said first transistor in response to an output enable signal;
- at least one diode connected between the collector of said second transistor and the base of said first transistor,
- the number of diodes being selected to delay the turn-on of said first transistor; and
- an alternate discharge path including a resistor and a diode connected in series between the base of said first transistor and ground, for discharging stored charged from the base of said first transistor.
- 4. An output buffer as in claim 3, wherein a V.sub.cc power rail coupled to said input circuit and said DC Miller killer circuit is isolated from a V.sub.cc power rail coupled to said output circuit.
Parent Case Info
This is a division of U.S. Pat. application Ser. No. 243,195, filed Sep. 8, 1988 now U.S. Pat. No. 5,065,224 which is in turn a continuation of U.S. Pat. application Ser. No. 880,407filed Jun. 30, 1986, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0090503 |
Oct 1983 |
EPX |
0214307 |
Aug 1986 |
EPX |
57-164548 |
Oct 1982 |
JPX |
60-18944 |
Jan 1985 |
JPX |
2073947 |
Oct 1981 |
GBX |
2113908 |
Jul 1983 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Patent Abstracts of Japan, vol. 6, No. 103 (E-112)[981] Jun. 12, 1982; & JP-A-57 035361 (Nippon Denki K.K.) Feb. 25, 1982. |
Fairchild Camera & Instrument Corp., ECL Data Book, 1977, pp. 2.3-2.4, Mountain View, Calif., US. |
Patent Abstracts of Japan, vol. 10, No. 343 (E-456)[2399], Nov. 19, 1986; & JP-A-61 147 559 (NEC Corp.) Jul. 5, 1986. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
243195 |
Sep 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
880407 |
Jun 1986 |
|