This non-provisional application claims priority under 35 U.S.C. §119(a) on Patent Application No. 099116245, filed in Taiwan, R.O.C. on May 21, 2010, the entire contents of which are hereby incorporated by reference.
The present invention is a transistor device and a manufacture method.
Gallium nitride (GaN) is a binary III/V direct bandgap semiconductor. It exhibits wide band gap, high breakdown voltage, good bonding force, and good thermal stability for applications in field effect transistors (FET).
U.S. Pat. No. 5,866,925 discloses an all-ion implanted gallium-nitride (GaN) junction field-effect transistor (JFET) and method of making the JFET. Also disclosed are various ion implants, both n- and p-type, together with or without phosphorous co-implantation, in selected III-V semiconductor materials.
However, the previous gallium nitride based (GaN-based) transistors, which used a conventional physical vacuum deposition processes to form a gate metal, exhibits an obviously Fermi-level pinning effect, poor Schottky interface, much more surface defects, and energy consumption.
Accordingly, a new manufacture method for the GaN-based transistor is needed to prevent the previous problems.
The primary objective of the present invention is to prevent poor Schottky interface, reduce surface defects, decrease energy consumption, shorten an induction period during electroless plating reaction, reduce a metal grain size, and comprises a transistor device and a manufacture method.
The transistor device comprises a semiconductor substrate, a drain, a source, a gate metal seed layer which forms by sensitization and activation processes, and a gate Schottky contact metal which forms by an electroless plating approach.
The drain forms on the semiconductor substrate. The source forms on the semiconductor substrate and does not overlap the drain. The gate metal seed layer forms on the semiconductor substrate, does not overlap the drain and the source and comprises a gelatinous substance layer and multiple metal seed crystals. The gate Schottky contact forms on the gate metal seed layer.
The manufacture method in accordance with the present invention comprises steps of providing a semiconductor substrate, forming a drain and a source on the semiconductor substrate, forming a patterning photoresist layer with a photoetching technique to define a gate zone of a gate metal seed layer on the semiconductor substrate, forming the gate metal seed layer on the semiconductor substrate with a sensitization process and an activation process, and forming a gate Schottky contact on the gate metal seed layer with an electroless plating approach.
With reference to
The transistor device (1) and has a gate drain voltage, a gate source voltage, a drain source voltage, a drain current, a gate leakage current, a breakover voltage, a threshold voltage, a threshold voltage shift and a transconductance.
The Schottky characteristic comprises an amplification characteristic, a saturation characteristic, a pinch-off characteristic, a high temperature characteristic and a high operational bias characteristic.
The semiconductor substrate (10) may comprise a substrate (101), a nucleation layer (102), a buffer layer (103), a channel layer (104) and metal contact layer (105).
The substrate (101) may be a semi-insulating material and may be a sapphire, silicon or carborundum material.
The nucleation layer (102) may form on the substrate (101), may be an undoped aluminum nitride material and may have a thickness in a range of 1 nanometer to 10,000 nanometers.
The buffer layer (103) may form on the nucleation layer (102), may be an undoped gallium nitride material and may have a thickness in a range of 0.01 micrometer to 50 micrometers.
The channel layer (104) may form on the buffer layer (103), may be an undoped aluminum gallium nitride (AlxGa1-xN) and may have a thickness in a range of 1 angstrom (Å) to 3,000 angstroms (Å). The undoped aluminum gallium nitride may have an aluminum mole fraction that is in a range of 0.01 to 0.35.
The metal contact layer (105) may form on the channel layer (104), may be a doped aluminum gallium nitride (AlxGa1-xN) and may have a thickness in a range of 1 angstrom (Å) to 30,000 angstroms (Å). The doped aluminum gallium nitride may have a doped concentration (n) and an aluminum mole fraction. The doped concentration is in a range of 1×1016 cm−3 to 5×1019 cm−3. The aluminum mole fraction is in a range of 0.01 to 0.35.
The drain (11) forms on the semiconductor substrate (10) and may be a titanium-aluminum-titanium-gold (Ti/Al/Ti/Au) alloy, a titanium-aluminum-nickel-gold (Ti/Al/Ni/Au) alloy, a titanium-aluminum-molybdenum-gold (Ti/Al/Mo/Au) alloy or a titanium-aluminum (Ti/Al) alloy.
The titanium-aluminum-titanium-gold (Ti/Al/Ti/Au) alloy has a first titanium thickness, an aluminum thickness, second titanium thickness and a gold thickness. The first titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The aluminum thickness is in a range of 1 nanometer to 10,000 nanometers. The second titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The gold thickness is in a range of 1 nanometer to 50,000 nanometers.
The titanium-aluminum-nickel-gold (Ti/Al/Ni/Au) alloy has a titanium thickness, an aluminum thickness, a nickel thickness and a gold thickness. The titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The aluminum thickness is in a range of 1 nanometer to 10,000 nanometers. The nickel thickness is in a range of 1 nanometer to 1,000 nanometers. The gold thickness is in a range of 1 nanometer to 50,000 nanometers.
The titanium-aluminum-molybdenum-gold (Ti/Al/Mo/Au) alloy has a titanium thickness, an aluminum thickness, a molybdenum thickness and a gold thickness. The titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The aluminum thickness is in a range of 1 nanometer to 10,000 nanometers. The molybdenum thickness is in a range of 1 nanometer to 1,000 nanometers. The gold thickness is in a range of 1 nanometer to 50,000 nanometers.
The titanium-aluminum (Ti/Al) alloy has a titanium thickness and an aluminum thickness. The titanium thickness is in a range of 1 nanometer to 1000 nanometers. The aluminum thickness is in a range of 1 nanometer to 50,000 nanometers.
The source (12) forms on the semiconductor substrate (10), does not overlap the drain (11) and may be a titanium-aluminum-titanium-gold (Ti/Al/Ti/Au) alloy, a titanium-aluminum-nickel-gold (Ti/Al/Ni/Au) alloy, a titanium-aluminum-molybdenum-gold (Ti/Al/Mo/Au) alloy or a titanium-aluminum (Ti/Al) alloy.
The titanium-aluminum-titanium-gold (Ti/Al/Ti/Au) alloy has a first titanium thickness, an aluminum thickness, second titanium thickness and a gold thickness. The first titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The aluminum thickness is in a range of 1 nanometer to 10,000 nanometers. The second titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The gold thickness is in a range of 1 nanometer to 50,000 nanometers.
The titanium-aluminum-nickel-gold (Ti/Al/Ni/Au) alloy has a titanium thickness, an aluminum thickness, a nickel thickness and a gold thickness. The titanium thickness is in a range of 1 nanometer to 1000 nanometers. The aluminum thickness is in a range of 1 nanometer to 10,000 nanometers. The nickel thickness is in a range of 1 nanometer to 1000 nanometers. The gold thickness is in a range of 1 nanometer to 50,000 nanometers.
The titanium-aluminum-molybdenum-gold (Ti/Al/Mo/Au) alloy has a titanium thickness, an aluminum thickness, a molybdenum thickness and a gold thickness. The titanium thickness is in a range of 1 nanometer to 1000 nanometers. The aluminum thickness is in a range of 1 nanometer to 10,000 nanometers. The molybdenum thickness is in a range of 1 nanometer to 1000 nanometers. The gold thickness is in a range of 1 nanometer to 50,000 nanometers.
The titanium-aluminum (Ti/Al) alloy has a titanium thickness and an aluminum thickness. The titanium thickness is in a range of 1 nanometer to 1,000 nanometers. The aluminum thickness is in a range of 1 nanometer to 50,000 nanometers.
The gate metal seed layer (13) is formed on the semiconductor substrate (10), does not overlap the drain (11) and the source (12), comprises a gelatinous substance layer (131) and multiple metal seed crystals (132) and may have a thickness that is in a range of 1 angstrom (Å) to 5000 angstroms (Å).
The gelatinous substance layer (131) may form on the semiconductor substrate (10), and may have a thickness in a range of 5 angstroms (Å) to 20 angstroms (Å) and has secondary metal seed crystals (132). The secondary metal seed crystals (132) may form on the gelatinous substance layer (131) and may be selected from a group consisting of a palladium (Pd) seed crystals, a silver (Ag) seed crystals and a gold (Au) seed crystals.
The Gate Schottky contact (14) is formed on the gate metal seed layer (13), may be multiple gate unit particles (141) and may have a thickness in a range of 2 angstroms (Å) to 50,000 angstroms (Å). The gate unit particles (141) are selected from a group consisting of palladium (Pd) particles, platinum (Pt) particles, nickel (Ni) particles and palladium-silver (Pd—Ag) particles.
With further reference to
With further reference to
With further reference to
With further reference to
With further reference to
With further reference to
With further reference to
In step (3012), the nucleation layer (102) is formed on the substrate (101) with metal-organic chemical vapor deposition (MOCVD) or molecular beam epitoxy (MBE).
In step (3013), forming a buffer layer (103) on the nucleation layer (102) uses metal-organic chemical vapor deposition (MOCVD) or molecular beam epitoxy (MBE).
In step (3014), forming a channel layer (104) on the buffer layer (103) uses metal-organic chemical vapor deposition (MOCVD) or molecular beam epitoxy (MBE).
In step (3015), forming a metal contact layer (105) on the channel layer (104) uses metal-organic chemical vapor deposition (MOCVD) or molecular beam epitoxy (MBE).
In step (302), forming a drain (11) and a source (12) on the semiconductor substrate (10) may comprise steps of forming a first photoresistor layer on an operational area of the transistor (1) by a photoetching technique, defining the operational area by a dry etching technique and forming a second photoresistor layer on the drain (11) and the source (12) by a photoetching technique and may have a operation temperature and an annealing time.
The photoresistor layer is formed on the metal contact layer (105). The dry etching technique etches the substrate (101) by an inductively coupled plasma reactive ion etch technique. The operation temperature may be in a range of 200 degrees Celsius to 1000 degrees Celsius. The annealing time may be in a range of 3 seconds to 30 minutes.
In step (304) of forming the gate metal seed layer (13) on the semiconductor substrate (10) by a sensitization process and an activation process, the sensitization process may comprise steps of immersing the semiconductor substrate in a sensitization solution of acid stannous ions for one to thirty minutes and washing the semiconductor substrate (10) with deionized water.
The sensitization solution may comprise a sensitizer that is selected from a group consisting of stannous chloride (SnCl2), titanium trichloride (TiCl3) and stannous sulfate (SnSO4).
The activation process may be executed after the sensitization process, may be executed many times with the sensitization process to reduce the size of gate unit particle (141) and may comprise steps of immersing the semiconductor substrate in an activation solution of acid palladium ions for one to thirty minutes and washing the semiconductor substrate (10) with deionized water.
The activation solution may comprise an activator that is selected from a group consisting of silver nitrate (AgNO3), palladium chloride (PdCl2) and auric chloride (AuCl3).
In step (305) of forming a Gate Schottky contact (14) on the gate metal seed layer (13) by an electroless plating approach may have a deposit time and a deposit temperature. The deposit time may be in a range of 1 second to 5 hours. The deposit temperature may be in a range of 5 degrees Celsius to 150 degrees Celsius.
The electroless plating approach may comprise steps of immersing the semiconductor substrate (10) in an alkaline bath electroless plating to deposit the Gate Schottky contact (13) at room temperature and washing the semiconductor substrate with deionized water. The alkaline bath electroless plating may comprise a precursor, a pH buffer, a reducing agent, a complexing agent and a stabilizer and may have a pH value that is in a range of 6 to 13.
The precursor may be selected from a group consisting of palladium chloride (PdCl2), silver nitrate (AgNO3), nickel chloride (NiCl2) and Chloroplatinic acid (H2PtCl6. 2H2O). The pH buffer may be selected from a group consisting of boric acid (H3BO3), ammonium hydroxide (NH4OH) and sodium hydroxide (NaOH). The reducing agent may be selected from a group consisting of hydrazine, hypophosphite, borohydride and formaldehyde. The complexing agent may be selected from a group consisting of ethylenediamine, tetramethylethylenediamine, ammonium chloride and ethylenediamin tetraacetic acid. The stabilizer may be selected from a group consisting of thiourea and thiodiglycolic acid.
Various changes can be made without departing from the broad spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
099116245 | May 2010 | TW | national |