This invention relates generally to semiconductor devices, their formation, structure and use, and specifically to methods of making transistor gates in nonvolatile memory integrated circuits.
Integrated circuits commonly include transistors. Many transistors have gates formed of a stack of materials that also form some wiring that connects the gates to other components. Examples of such arrangements are present in logic integrated circuits and in memory integrated circuits, including flash memory integrated circuits.
There are many commercially successful non-volatile memory products being used today, particularly in the form of small form factor cards, which use an array of flash EEPROM cells. An example of a flash memory system is shown in
One popular flash EEPROM architecture utilizes a NAND array, wherein a large number of strings of memory cells are connected through one or more select transistors between individual bit lines and a reference potential. A portion of such an array is shown in plan view in
The top and bottom of the string connect to the bit line and a common source line respectively through select transistors (source select transistor and drain select transistor) as shown in
A transistor gate stack includes a polysilicon layer and a tungsten layer separated by a barrier layer. A titanium (or other silicide metal) layer between the polysilicon layer and the barrier layer reduces interface resistance but increases sheet resistance. A tungsten liner between the titanium layer and the barrier layer allows the use of the titanium layer with little or no increase in sheet resistance. The tungsten liner, a tungsten nitride barrier layer, and the tungsten layer may be formed in the same Physical Vapor Deposition (PVD) chamber, for example by sputtering a tungsten target to form tungsten layers, and adding nitrogen gas during sputtering to form tungsten nitride.
An example of a transistor gate structure includes: a doped polysilicon layer; a silicide metal layer overlying the doped polysilicon layer; a first tungsten layer overlying the silicide metal layer; a barrier layer overlying the silicide metal layer; and a second tungsten layer overlying the barrier layer.
The silicide metal layer may comprise titanium. The silicide metal layer may comprise yttrium, or nickel. The barrier layer may comprise tungsten nitride. The barrier layer may comprise tungsten nitride deposited by Physical Vapor Deposition (PVD).
An example of a method of forming a transistor gate structure includes: depositing a doped polysilicon layer over a gate dielectric; depositing a silicide metal layer over the doped polysilicon layer; depositing a first tungsten layer over the silicide metal layer; depositing a barrier layer over the silicide metal layer; and depositing a second tungsten layer over the barrier layer.
Depositing the barrier layer may include depositing tungsten nitride or titanium nitride. The first tungsten layer, the barrier layer, and the second tungsten layer may be deposited in the same tool. The barrier layer may comprise tungsten nitride and the first tungsten layer, the barrier layer, and the second tungsten layer may be deposited in the same chamber of the same tool. The chamber may be a Physical Vapor Deposition (PVD) chamber and the first tungsten layer, the barrier layer, and the second tungsten layer may be deposited by sputtering. The first tungsten layer, the barrier layer, and the second tungsten layer may be deposited using a tungsten target, and nitrogen gas may be introduced into the chamber during the deposition of the barrier layer. The silicide metal layer may be deposited in the same tool. A patterned hard mask layer may subsequently be formed and subsequent etching may be performed with the hard mask layer in place to form individual gates.
An example of a method of forming a transistor gate structure includes: depositing a gate dielectric layer over a substrate surface; depositing a doped polysilicon layer over the gate dielectric layer; depositing a titanium layer overlying the doped polysilicon layer; depositing a first tungsten layer over the titanium layer by sputtering; depositing a metal nitride layer over the silicide metal layer by sputtering; and depositing a second tungsten layer over the metal nitride layer by sputtering.
The metal nitride may be tungsten nitride. The first tungsten layer, the metal nitride layer, and the second tungsten layer may be deposited sequentially by deposition in a sputtering chamber with a tungsten target. The titanium layer may be deposited in another chamber that is on the same tool as the sputtering chamber. The titanium layer may be deposited to a thickness of about one nanometer, the first tungsten layer may be deposited to a thickness of more than one nanometer, and the metal nitride layer may be deposited to a thickness of more than three nanometers.
Additional aspects, advantages and features of the present invention are included in the following description of examples thereof, which description should be taken in conjunction with the accompanying drawings. All patents, patent applications, articles, technical papers and other publications referenced herein are hereby incorporated herein in their entirety by this reference.
Memory System
An example of a prior art memory system, which may be modified to include various aspects of the present invention, is illustrated by the block diagram of
The data stored in the memory cells (M) are read out by the column control circuit 2 and are output to external I/O lines via an I/O line and a data input/output buffer 6. Program data to be stored in the memory cells are input to the data input/output buffer 6 via the external I/O lines, and transferred to the column control circuit 2. The external I/O lines are connected to a controller 9. The controller 9 includes various types of registers and other memory including a volatile random-access-memory (RAM) 10.
The memory system of
Memory chips such as memory chip 12 generally include many transistors with unitary gates (transistors that do not have floating gates). For example, select gates at either end of a NAND string and transistors in peripheral circuits such as shown in
A hard mask layer 309 overlies the tungsten layer 307 and a resist layer is formed (e.g. spun on) on the hard mask layer and is patterned (e.g. by photolithography) to form resist portions such as the resist portion 311 shown. Subsequently, the pattern of the resist portions is transferred to the hard mask layer thus forming corresponding hard mask portions. The hard mask portions are then used as an etch mask during an anisotropic etch step (e.g. using Reactive Ion Etch, or “RIE”). This results in the formation of a gate 413 as shown in
While various materials may be used for barrier layer 805, the use of tungsten nitride (WN) is convenient because this layer is formed between the tungsten liner layer 823 and the tungsten layer 807. In one example, all three of these layers (W liner layer 823, WN barrier 805, and W layer 807) may be formed sequentially in the same chamber, for example a PVD chamber. In one example, a sputtering chamber with a tungsten target may be used to sputter tungsten to form the tungsten liner. Then, sputtering may continue in the chamber with the addition of nitrogen into the sputtering chamber so that a tungsten nitride barrier layer is formed. Then, the flow of nitrogen is stopped and sputtering of tungsten forms the tungsten layer.
In general, any suitable layer thicknesses may be used. For example, the titanium layer may be 1 nm, the tungsten liner layer may be greater than 1 nm (e.g. 2 nm), and the barrier tungsten nitride layer may be greater than 3 nm (e.g. 5 nm). While this form of gate stack may be used in nonvolatile memory integrated circuits, its use is not limited to nonvolatile memories or memories in general. Transistors may be formed in any integrated circuit so that they have gates as described above. Furthermore, other fabrication schemes may be used to produce the gate stack shown.
Although the various aspects of the present invention have been described with respect to exemplary embodiments thereof, it will be understood that the present invention is entitled to protection within the full scope of the appended claims. Furthermore, although the present invention teaches the method for implementation with respect to particular prior art structures, it will be understood that the present invention is entitled to protection when implemented in memory arrays with architectures than those described.
Number | Name | Date | Kind |
---|---|---|---|
5518958 | Giewont et al. | May 1996 | A |
5719410 | Suehiro et al. | Feb 1998 | A |
5796151 | Hsu et al. | Aug 1998 | A |
5796166 | Agnello et al. | Aug 1998 | A |
5887145 | Harari et al. | Mar 1999 | A |
5925918 | Wu et al. | Jul 1999 | A |
5942356 | Mitsui et al. | Aug 1999 | A |
5998290 | Wu et al. | Dec 1999 | A |
6075274 | Wu et al. | Jun 2000 | A |
6107171 | Tsai | Aug 2000 | A |
6208003 | Miura | Mar 2001 | B1 |
6271590 | Akram et al. | Aug 2001 | B1 |
6306743 | Lee | Oct 2001 | B1 |
6333250 | Kim | Dec 2001 | B1 |
6376325 | Koo | Apr 2002 | B1 |
6514842 | Prall et al. | Feb 2003 | B1 |
6551878 | Clampitt et al. | Apr 2003 | B2 |
6555865 | Lee et al. | Apr 2003 | B2 |
6688584 | Iyer et al. | Feb 2004 | B2 |
6744108 | Pan | Jun 2004 | B1 |
6800543 | Taguwa | Oct 2004 | B2 |
6872639 | DeBoer et al. | Mar 2005 | B2 |
6875679 | Agarwal | Apr 2005 | B2 |
6902993 | Blosse et al. | Jun 2005 | B2 |
6911381 | Agarwal et al. | Jun 2005 | B2 |
6943416 | Hu | Sep 2005 | B2 |
7582924 | Lee et al. | Sep 2009 | B2 |
7902614 | Lim et al. | Mar 2011 | B2 |
20010054729 | Divakaruni et al. | Dec 2001 | A1 |
20020011636 | Hayashi et al. | Jan 2002 | A1 |
20020072156 | Lee et al. | Jun 2002 | A1 |
20030043637 | Forbes | Mar 2003 | A1 |
20030170942 | Taguwa | Sep 2003 | A1 |
20040195603 | Ito | Oct 2004 | A1 |
20040207030 | McTeer | Oct 2004 | A1 |
20040219746 | Vaartstra et al. | Nov 2004 | A1 |
20050074957 | Ho et al. | Apr 2005 | A1 |
20050110058 | Hu | May 2005 | A1 |
20050124127 | Ho et al. | Jun 2005 | A1 |
20050212036 | Tanaka et al. | Sep 2005 | A1 |
20060024894 | Hong | Feb 2006 | A1 |
20060180875 | Park et al. | Aug 2006 | A1 |
20060197225 | Pan et al. | Sep 2006 | A1 |
20060244084 | Lee et al. | Nov 2006 | A1 |
20060284264 | Taguwa | Dec 2006 | A1 |
20070001241 | Lim et al. | Jan 2007 | A1 |
20070001246 | Lim et al. | Jan 2007 | A1 |
20070034964 | Park et al. | Feb 2007 | A1 |
20070066013 | Lim et al. | Mar 2007 | A1 |
20080157383 | Lim et al. | Jul 2008 | A1 |
20090149033 | Vaartstra et al. | Jun 2009 | A1 |
Number | Date | Country |
---|---|---|
WO 2004027824 | Apr 2004 | WO |
Entry |
---|
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration for Int'l Application No. PCT/US2014/038375 mailed Aug. 13, 2014, 10 pages. |
Number | Date | Country | |
---|---|---|---|
20140367804 A1 | Dec 2014 | US |