Claims
- 1. A method of fabricating an integrated circuit transistor, the method comprising:
fabricating a layer of conductive material; performing a first etch of the conductive material to define first and second opposite vertical side walls of a gate electrode; and performing a second etch of the conductive material to form recess regions in the first and second opposite vertical side walls, the recess regions are located at a bottom of the first and second opposite vertical side walls so that a cross-section of the gate electrode generally approximates a T-shape.
- 2. The method of claim 1 further comprising:
implanting source and drain regions in substrate which is located below the layer of conductive material, a top of the gate electrode defining lateral boundaries of the source and drain regions so that the source and drain regions are not implanted under the gate electrode.
- 3. The method of claim 2 further comprising:
thermally processing the source and drain regions to laterally diffuse the source and drain regions under the recess regions of the gate electrode.
- 4. The method of claim 3 wherein the first etch removes the conductive material to expose a layer of underlaying oxide.
- 5. The method of claim 3 further comprises performing a third etch to remove residual conductive material remaining after the second etch.
- 6. The method of claim 1 wherein the recess regions have a lateral depth in the range of 5 to 20 nano meters.
- 7. A method of reducing overlap capacitance in an integrated circuit transistor, the method comprising:
forming a transistor gate electrode from a single layer of conductive material using an etching process, the gate electrode having a T-shaped cross section; implanting source and drain regions in a substrate which is located below the gate electrode, a top of the gate electrode defining lateral boundaries of the source and drain regions so that the source and drain regions are not implanted under the gate electrode; and thermally processing the implanted source and drain regions to laterally diffuse the source and drain regions under the recess of the gate electrode.
- 8. The method of claim 7 wherein the gate electrode has a bottom cross section width that is approximately 20 nano meters less than a top cross section width.
- 9. The method of claim 7 wherein the transistor gate electrode is formed using a bulk etch process followed by a selective etch process to form bottom side wall notches in the transistor gate electrode.
- 10. The method of claim 7 wherein the single layer of conductive material is polysilicon.
CLAIM OF PRIORITY
[0001] This application is a divisional application of U.S. patent application Ser. No. 09/207,059 entitled “TRANSISTOR WITH NOTCHED GATE,” filed on Dec. 7, 1998.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09207059 |
Dec 1998 |
US |
Child |
10897351 |
Jul 2004 |
US |