The present disclosure relates generally to semiconductor devices and, more particularly, to trench isolation interfaces for use in memory, image, logic, and other semiconductor devices.
Implementing electronic circuits involves connecting separate devices or circuit components through specific electronic paths. In silicon integrated circuit (IC) fabrication, devices that are formed on or in a single substrate may be isolated from one another. The individual devices or circuit components may be subsequently interconnected to create a specific circuit configuration. As density of the devices continues to rise, and feature size shrinks below 50 nanometers (nm), parasitic inter-device capacitive coupling and fringing field induced leakage currents may become more problematic. Isolation technology, therefore, has become an important aspect of integrated circuit fabrication.
Dynamic random access memory (DRAM) devices, for example, may include an array of memory cells for storing data and peripheral circuits for controlling data in the memory cells. Each memory cell in DRAM may store one bit of data and may consist of one transistor and one capacitor. Within the array, each memory cell may be electrically isolated from adjacent memory cells. The degree to which large numbers of memory cells can be integrated into a single IC chip may depend, among other things, on the degree of isolation between the memory cells. Similarly, in metal-oxide-semiconductor (MOS) technology, isolation may be provided between adjacent devices, such as negative channel MOS (NMOS) transistors or positive channel MOS (PMOS) transistors and/or complementary MOS (CMOS) circuits, to prevent parasitic channel formation. An NMOS transistor and a PMOS transistor may be field effect transistors (FET) that in combination form a portion of a MOSFET CMOS.
Shallow trench isolation (STI) is one technique that may be used to isolate memory devices, such as memory cells and/or transistors, from one another. For instance, STI formation may include formation of (e.g., etching) a trench into a substrate, such as a crystalline silicon substrate, for a semiconductor device (e.g., a semiconductor substrate). An oxide, for instance, a high density plasma oxide, may be deposited to fill the trench and may be heated to densify the deposited oxide.
However, as the density of the device rises and the length and/or width of an active region (e.g., between an NMOS transistor and a PMOS transistor in a CMOS-type circuit) decreases, an STI structure formed as just described may be insufficient to adequately reduce a parasitic effect, among other possible effects, that may adversely affect performance of the CMOS-type circuit and/or contribute to operational problems for the associated memory device. Certain key FET device parameters, such as the current-voltage characteristics and device transconductance, could be adversely affected, thereby degrading device specifications and associated functionality of memory arrays or logic circuits. Accordingly, improvement of trench isolation techniques may be desirable to address these and similar problems.
The present disclosure includes specific semiconductor structures and methods for trench isolation interfaces. An example of a semiconductor structure includes a semiconductor substrate having an STI structure with a trench formed therein. An additional material layer in the trench forms a charged interface whereby parasitic fringing fields are reduced (e.g., prevented or terminated) due to uni-potential (metal-like) characteristics of the material. Another additional reactive dielectric material is deposited along the trench walls such that, by interaction with the semiconductor substrate of the STI structure, a high concentration of fixed negative charge is introduced. As a result, the parasitic threshold of the STI structure is sufficiently raised to reduce (e.g., eliminate) a possibility of a leakage path through the STI isolation.
In the following detailed description of the present disclosure, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration how a number of embodiments of the disclosure may be practiced. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to practice the embodiments of this disclosure, and it is to be understood that other embodiments may be utilized and that process, electrical, and/or structural changes may be made without departing from the scope of the present disclosure.
It is to be understood that the terminology used herein is for the purpose of describing particular embodiments only, and is not intended to be limiting. As used herein, the singular forms “a”, “an”, and “the” can include both singular and plural referents, unless the context clearly dictates otherwise. In addition, “a number of”, “at least one”, and “one or more”, e.g., a number of memory arrays, can refer to one or more memory arrays, whereas a “plurality of” is intended to refer to more than one of such things. Furthermore, the words “can” and “may” are used throughout this application in a permissive sense, i.e., having the potential to, being able to, not in a mandatory sense, i.e., must. The term “include,” and derivations thereof, means “including, but not limited to”. The terms “coupled” and “coupling” mean to be directly or indirectly connected physically or for access to and movement (transmission) of commands and/or data, as appropriate to the context. The terms “data” and “data values” are used interchangeably herein and can have the same meaning, as appropriate to the context.
“Substrate” as used herein is intended to mean a semiconductor substrate such as a base semiconductor layer or a semiconductor substrate having one or more layers, structures, or regions formed thereon. As such, a base semiconductor layer may be the lowest layer of silicon single crystal or silicon polycrystalline (polysilicon) material consisting of a silicon wafer or a silicon layer deposited on another material, such as silicon on sapphire. “Polysilicon” as used herein is intended to mean, in a number of embodiments, polysilicon that is doped (e.g., heavily doped n+ or p+ polysilicon), as appropriate to the context. For example, a polysilicon gate, as shown at 111 and described in connection with
The figures herein follow a numbering convention in which the first digit or digits correspond to the figure number and the remaining digits identify an element or component in the drawing. Similar elements or components between different figures may be identified by the use of similar digits. For example, 104 may reference element “04” in
In
Region 118 in
As shown in the embodiment of
Memory device 102, 120 stacked elements for an NVM device between the polysilicon control gate 111 and the silicon substrate 109, 118 may consist of three functional layers. As shown in
For clarity, the figures shown herein illustrate active areas within the context of surrounding STI isolation regions associated with various embodiments of an NVM cell formed on and/or within the semiconductor substrate 109. However, in a number of embodiments, the isolation schema described herein would be applicable to CMOS scaled NFET devices as well as n-channel NVM devices. This includes devices on any p-type substrate and/or devices fabricated over a number of p wells created on any n-type of substrate. The above isolation scheme also applies to n-channel FET technology built on other semiconductor substrates, including, but not limited to, Ge, SiGe, GaAs, InAs, InP, CdS, CdTe, other III/V compounds, and the like.
For CMOS scaled PFET devices and p-channel NVM devices, less stringent isolation techniques might be utilized. However, such devices may be fabricated either over an N-silicon substrate or within an N-well. In such devices, if implemented, a layer over the polysilicon of the STI structure 104 and/or an STI trench oxide (e.g., SiO2, among other possible oxides), may be a thin insulator (e.g., dielectric) layer that interacts with the polysilicon of the STI structure 104 and/or the trench oxide to form an excess of fixed positive charge at the interface with the polysilicon of the STI structure 104 to form an insulator. Such an insulator may be selected from various metal-silicon borides, for example.
Memory devices (e.g., as shown at 102 in
The isolation schema described herein also may be applicable to FET device types that utilize polysilicon as a gate material. Gates of FET devices or FET-based memory devices may either be heavily doped polysilicon gates (e.g., per gate 111 embodiments for memory devices 102 and 120 shown in
The parasitic edge fringing fields may be different depending upon whether the gates 111 and 234 are completely above the plane of the STI structure 104/204 (e.g., as shown for memory devices 102 and 232 in
The figures shown herein each illustrate only one trench isolation structure (e.g., STI structure 104 or 204), however, the semiconductor structures contemplated herein can have any number of STI structures. For example, in a number of embodiments, there may be one STI structure per memory device (e.g., STI structure 104 for memory devices 102 and/or 120 shown and described in connection with
In a number of embodiments, the memory devices 102 and/or 120 shown and described in connection with
Each memory device 102, 120, 232 and/or 250 may be positioned interior to the STI structure 104 and/or 204 (e.g., as shown by double-headed arrows 119 in
Suitable techniques for forming and/or removing portions of the STI structure 104 (e.g., including the trenches thereof) on or from the semiconductor substrate 109 and/or the layers formed thereon may include etching techniques such as, but not limited to, reactive ion etching (ME), plasma etching, chemical dry etching, and/or ion beam etching, among other possible etching techniques.
The etch process may be allowed to continue to at least remove a portion of the STI structure 104 and/or the semiconductor substrate 109 in forming a trench 106. The depth that etching is performed into the STI structure 104 and/or the semiconductor substrate 109 to form the trench 106 may range from around 100 nanometers (nm) to around 800 nm. However, other depths may be implemented depending upon, for example, a desired aspect ratio (depth to width) of the opening into the STI structure 104 and/or the semiconductor substrate 109. Portions of the STI structure (e.g., a bottom portion of trench 106 adjacent the semiconductor substrate 109 in
The layers described herein in connection with
In a number of embodiments, some portions and/or layers of the memory devices 102, 120, 232 and/or 250 may be formed (e.g., deposited) interior to (e.g., between) the portions of the STI structure 104, 204 (e.g., in the channel). For example, a tunnel layer (e.g., as shown at 117 in
In a number of embodiments, some portions and/or layers of the memory devices 102, 120, 232 and/or 250 may be formed (e.g., deposited) exterior to the STI structure. For example, a gate (e.g., a control gate, an access gate, etc.) as shown at 111 in
The layers described herein in connection with
Alternatively, the Al2O3 dielectric layer 107 may be formed between a surface of the STI structure 104 and the SiO2 dielectric layer. In a number of embodiments, a memory device (e.g., memory device 102 in
The material 107 in the trench 106 may form a charged interface 108 by interaction with the polysilicon of the STI structure 104 (e.g., as shown in
The charged interface 108 may, in a number of embodiments, raise the parasitic threshold of the STI structure 104 (e.g., a parasitic filed oxide threshold). For example, the raised parasitic threshold may increase an ability of the STI structure 104 to reduce (e.g., prevent or terminate) leakage of an electrical charge from the memory device 102, 120 (e.g., NAND, NOR, and/or NROM NVM devices, among other types of memory devices). The charged interface 108 may reduce (e.g., prevent or terminate) a rate of charge loss for the memory device. In a number of embodiments, the charged interface 108 may reduce (e.g., prevent or terminate) an edge fringing field intensity for the memory device.
As shown in
As shown in
As further shown in
As further shown in
As shown in
The semiconductor structure shown in
The semiconductor structure shown in
In a number of embodiments, a memory device (e.g., memory device 232 in
As described in connection with
A composite of the polysilicon of the STI structure 204, the Al2O3 dielectric layer 207, and the IN-SRN layer 240 may, in a number of embodiments, form a completed interface (e.g., a composite isolation region including interfaces 208 and 239) that raises a parasitic threshold of the STI structure 204 (e.g., a parasitic filed oxide threshold). For example, the raised parasitic threshold may increase an ability of the STI structure 204 to reduce leakage of an electrical charge from the memory device 232, 250 (e.g., NAND, NOR, and/or NROM NVM devices, among other types of memory devices). The formed interface may reduce a rate of charge loss for the memory device. In a number of embodiments, the composite of the polysilicon of the STI structure 204, the Al2O3 dielectric layer 207, and the IN-SRN layer 240 may reduce an edge fringing field intensity for the memory device. In a number of embodiments described herein, the IN-SRN layers 240 may be formed adjacent (e.g., contiguous) to the STI structure 204 and the trenches 106 containing the Al2O3 dielectric material 207 may be formed on an outer surface thereof (e.g., adjacent the channel of the corresponding memory device).
The memory device 232, 250 may have an active region at least partially positioned interior to the STI structure 204 and adjacent the IN-SRN layer 240. A channel for the memory device 232, 250 may be at least partially positioned interior to the IN-SRN layer 240. The channel may have a width and/or a length 219 perpendicular to the IN-SRN layer 240 formed on a vertical surface of the trench 206. The length and/or width 219 of the channel may, in a number of embodiments, be in a range of from around twenty (20) nm to around five (5) nm.
The composite of the polysilicon of the STI structure 204, the Al2O3 dielectric layer 207, and the IN-SRN layer 240 may raise the parasitic threshold of the STI structure 204, reduce leakage of an electrical charge from the memory device 232, 250, and/or reduce an edge fringing field intensity for the memory device sufficient to improve operability of the memory devices having length and/or width 219 of the channel in the range of from around 20 nm to around 5 nm (e.g., relative to memory devices implemented in an STI configuration without the trench isolation interface structures 100, 230 described herein).
As shown in
The metal gate 234 may, in a number of embodiments, be formed wider than opposite walls 219 of the trench 206. An extension layer of the Al2O3 dielectric layer 207 of the trench 206 and/or the IN-SRN layer 240 may be formed between the STI structure 204 and the metal gate 234 formed wider than the opposite walls of the trench.
In a number of embodiments, the semiconductor structure may include a tantalum nitride (TaN) layer 236 formed between the metal gate 234 and the opposite walls of the trench 206 having the IN-SRN layer 240 formed on the Al2O3 dielectric material 207. As shown in
The metal gate 234 and/or the TaN layer 236 may have a length and/or width that extends beyond the channel interior to the STI structure 204 (e.g., as shown by extending to the outer lines associated with the double-headed arrows 219 in
As shown in
As shown in
Embodiments described herein provide a method of forming a semiconductor structure including trench isolation interfaces. An example of such a method may include forming an STI structure 104, 204 in a polysilicon substrate material (e.g., the same material utilized to form the polysilicon substrate 109, 209). The method may include depositing a layer of Al2O3 dielectric 107, 207 on vertical and/or horizontal surfaces of the Al2O3 dielectric 107, 207 to form the trench 106, 206 between the STI structure 104, 204 and a memory device 102, 120, 232, 250. The method may include forming a trench isolation interface 108, 208 in the trench 106, 206 with a fixed negative charge by interaction of the polysilicon substrate material with the Al2O3 dielectric layer 107, 207, thereby raising a parasitic threshold of the STI structure 104, 204 and/or reducing an edge fringing field intensity for the memory device 102, 120, 232, 250.
The method may further include depositing a layer of IN-SRN 240 on the surface of the Al2O3 dielectric layer 207 opposite from interface 208 at interface 239. Alternatively and/or in addition, the method may further include depositing a layer of IN-SRN 240 on the surface of the STI structure 204 in the trench 206 prior to deposition of the Al2O3 dielectric layer 207 thereon. The method may further include annealing the Al2O3 dielectric layer 207 and/or the IN-SRN layer 240 after the deposition.
In a number of embodiments, annealing can be performed in an inert gas atmosphere (e.g., nitrogen, argon, helium and the like), which may or may not be mixed with oxygen. One example of an atmosphere employed in the annealing step of the present disclosure may include steam at a temperature about 600° Celsius (C) to about 700° C. for a time interval from about 30 to about 120 seconds. In another example, the atmosphere employed for the annealing step may be steam at a temperature from about 75° C. to about 600° C. for a time interval from about 30 to about 120 seconds. The annealing may be performed in a single ramp step or it can be performed using a series of ramp and soak cycles.
After annealing the Al2O3 dielectric layer 207 and/or the IN-SRN layer 240, the annealed semiconductor structure may then be subjected to suitable deposition and/or etch techniques that can be implemented to form the STI structure and memory device components described herein. The etching techniques may include, but are not limited to, dry etching techniques such as RIE, plasma etching, ion beam etching, and/or chemical dry etching, among others. Examples of suitable gases that can be employed in the dry etching process include but are not limited to, CF4, SF6, NF3, CHF3 and combinations thereof. The gases may also be used in conjunction with oxygen or an inert gas such as nitrogen or helium. Alternatively, an oxide etch may be implemented using a wet chemical etch process. Suitable chemical etchants that may be utilized include HF and HNO3, among others. A buffered solution also may be utilized.
Additional processes can be performed using various techniques to complete an integrated circuit (IC) for use in an electronic system that includes a controller (e.g., a processor) and active semiconductor regions separated by the STI structure. Various types of devices can be formed. Such devices may include imaging devices, memory devices, and/or logic devices. For example, the completed IC can include an array of memory cells for an NVM or another type of memory device. In various ICs, logic devices for gate arrays, microprocessors, and/or digital signal processors may be formed. The STI structures described herein may separate the active regions from one another.
While example embodiments including various combinations and configurations of semiconductor structures for trench isolation interfaces have been illustrated and described herein, embodiments of the present disclosure are not limited to those combinations explicitly recited herein. Other combinations and configurations of the semiconductor structures for trench isolation interfaces disclosed herein are expressly included within the scope of this disclosure.
Although specific embodiments have been illustrated and described herein, those of ordinary skill in the art will appreciate that an arrangement calculated to achieve the same results can be substituted for the specific embodiments shown. This disclosure is intended to cover adaptations or variations of one or more embodiments of the present disclosure. It is to be understood that the above description has been made in an illustrative fashion, and not a restrictive one. Combination of the above embodiments, and other embodiments not specifically described herein will be apparent to those of skill in the art upon reviewing the above description. The scope of the one or more embodiments of the present disclosure includes other applications in which the above structures and methods are used. Therefore, the scope of one or more embodiments of the present disclosure should be determined with reference to the appended claims, along with the full range of equivalents to which such claims are entitled.
In the foregoing Detailed Description, some features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the disclosed embodiments of the present disclosure have to use more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment.
This application is a Continuation of U.S. application Ser. No. 16/396,288, filed Apr. 26, 2019, which is a Divisional of U.S. application Ser. No. 15/641,478, filed Jul. 5, 2017, and issued as U.S. Pat. No. 10,297,493 on May 21, 2019, the contents of which are included herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4870470 | Bass et al. | Sep 1989 | A |
6743681 | Bhattacharyya | Jun 2004 | B2 |
6743682 | Woerlee et al. | Jun 2004 | B2 |
6888200 | Bhattacharyya | May 2005 | B2 |
6903969 | Bhattacharyya | Jun 2005 | B2 |
6917078 | Bhattacharyya | Jul 2005 | B2 |
6998667 | Bhattacharyya | Feb 2006 | B2 |
7012297 | Bhattacharyya | Mar 2006 | B2 |
7042027 | Bhattacharyya | May 2006 | B2 |
7130216 | Bhattacharyya | Oct 2006 | B2 |
7145186 | Bhattacharyya | Dec 2006 | B2 |
7158410 | Bhattacharyya et al. | Jan 2007 | B2 |
7166888 | Bhattacharyya | Jan 2007 | B2 |
7184312 | Bhattacharyya | Feb 2007 | B2 |
7208793 | Bhattacharyya | Apr 2007 | B2 |
7224002 | Bhattacharyya | May 2007 | B2 |
7244981 | Bhattacharyya | Jul 2007 | B2 |
7250628 | Bhattacharyya | Jul 2007 | B2 |
7273784 | Bhattacharyya | Sep 2007 | B2 |
7276760 | Bhattacharyya | Oct 2007 | B2 |
7279740 | Bhattacharyya et al. | Oct 2007 | B2 |
7339239 | Forbes | Mar 2008 | B2 |
7339830 | Bhattacharyya | Mar 2008 | B2 |
7349252 | Bhattacharyya et al. | Mar 2008 | B2 |
7365388 | Bhattacharyya | Apr 2008 | B2 |
7379336 | Bhattacharyya et al. | May 2008 | B2 |
7385245 | Bhattacharyya | Jun 2008 | B2 |
7400012 | Bhattacharyya | Jul 2008 | B2 |
7403416 | Bhattacharyya et al. | Jul 2008 | B2 |
7417893 | Bhattacharyya et al. | Aug 2008 | B2 |
7429767 | Bhattacharyya | Sep 2008 | B2 |
7432562 | Bhattacharyya | Oct 2008 | B2 |
7436018 | Bhattacharyya | Oct 2008 | B2 |
7440310 | Bhattacharyya | Oct 2008 | B2 |
7440317 | Bhattacharyya | Oct 2008 | B2 |
7456054 | Bhattacharyya | Nov 2008 | B2 |
7457159 | Bhattacharyya et al. | Nov 2008 | B2 |
7459740 | Bhattacharyya et al. | Dec 2008 | B2 |
7476927 | Bhattacharyya | Jan 2009 | B2 |
7482651 | Bhattacharyya | Jan 2009 | B2 |
7485513 | Bhattacharyya | Feb 2009 | B2 |
7525149 | Bhattacharyya et al. | Apr 2009 | B2 |
7528043 | Bhattacharyya | May 2009 | B2 |
7544990 | Bhattacharyya | Jun 2009 | B2 |
7553735 | Bhattacharyya | Jun 2009 | B2 |
7579242 | Bhattacharyya | Aug 2009 | B2 |
7612403 | Bhattacharyya | Nov 2009 | B2 |
7625803 | Bhattacharyya | Dec 2009 | B2 |
7629641 | Bhattacharyya | Dec 2009 | B2 |
7662693 | Bhattacharyya | Feb 2010 | B2 |
7671407 | Bhattacharyya | Mar 2010 | B2 |
7728350 | Bhattacharyya | Jun 2010 | B2 |
7749848 | Bhattacharyya et al. | Jul 2010 | B2 |
7750395 | Bhattacharyya | Jul 2010 | B2 |
7759715 | Bhattacharyya | Jul 2010 | B2 |
7768062 | Bhattacharyya et al. | Aug 2010 | B2 |
7786516 | Bhattacharyya | Aug 2010 | B2 |
7838362 | Bhattacharyya | Nov 2010 | B2 |
7851827 | Bhattacharyya | Dec 2010 | B2 |
7867850 | Bhattacharyya | Jan 2011 | B2 |
7898022 | Bhattacharyya | Mar 2011 | B2 |
7956426 | Bhattacharyya | Jun 2011 | B2 |
7964909 | Bhattacharyya | Jun 2011 | B2 |
7968402 | Bhattacharyya | Jun 2011 | B2 |
8058118 | Bhattacharyya | Nov 2011 | B2 |
8063436 | Bhattacharyya | Nov 2011 | B2 |
8125003 | Bhattacharyya | Feb 2012 | B2 |
8143657 | Bhattacharyya | Mar 2012 | B2 |
8159875 | Bhattacharyya | Apr 2012 | B2 |
8193568 | Bhattacharyya | Jun 2012 | B2 |
8228743 | Min et al. | Jul 2012 | B2 |
8242554 | Bhattacharyya | Aug 2012 | B2 |
20030151948 | Bhattacharyya | Aug 2003 | A1 |
20040016956 | Choi et al. | Jan 2004 | A1 |
20070034922 | Bhattacharyya | Feb 2007 | A1 |
20070045711 | Bhattacharyya | Mar 2007 | A1 |
20070045718 | Bhattacharyya | Mar 2007 | A1 |
20080303080 | Bhattacharyya | Dec 2008 | A1 |
20090039416 | Lai et al. | Feb 2009 | A1 |
20100090265 | Bhattacharyya et al. | Apr 2010 | A1 |
20140315371 | Cai et al. | Oct 2014 | A1 |
20140357034 | Cheng et al. | Dec 2014 | A1 |
20150021702 | Liu et al. | Jan 2015 | A1 |
20150303249 | Bentley et al. | Oct 2015 | A1 |
Entry |
---|
Aoyama et al., “Proposal of New HfSiON CMOS Fabrication Process (HAMDAMA) for Low Standby Power Device”, IEEE International Electron Devices Meeting (IEDM) 2004, Dec. 13-15, 2004, San Francisco, CA, pp. 95-98. |
Bhattacharyya et al., “Properties and Applications of Silicon Oxynitride Films”, from IBM Technical Report TR. 19.0399, presented at the Electrochemical Society (ECS) 150th Meeting, Oct. 1976, Las Vegas, NV, 20 pages. |
Buchanan et al., 80 nm polysilicon gated n-FETs with ultra-thin AI2O3 gate dielectric for ULSI applications, IEEE International Electron Devices Meeting (IEDM) 2000, Dec. 10-13, 2000, San Francisco, CA, pp. 223-226. |
Buckley et al., “In-depth Investigation of Hf-based High-k Dielectrics as Storage Layer of Charge Trap NVMs”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, pp. 251-254. |
Choi et al., “High Speed Flash Memory and 1T-DRAM on Dopant Segregated Schottky Barrier (DSSB) FinFET SONOS Device for Multi-functional SoC Applications”, IEEE International Electron Devices Meeting (IEDM) 2008, Dec. 15-17, 2008, San Francisco, CA, 4 pages. |
Dillon et al., “Hybrid Memory combining SRAM and NOR Flash for Code and Data Storage”, Flash Memory Summit 2012, Aug. 7-9, 2012, Santa Clara, CA, 18 pages. |
Han et al., “A Unified-RAM (URAM) Cell for Multi-Functioning Capacitorless DRAM and NVM”, IEEE International Electron Devices Meeting (IEDM) 2007, Dec. 10-12, 2007, Washington D.C., pp. 929-932. |
Huang et al., “45nm High-K Metal Gate CMOS Technology for GPU/NPU Applications with Highest PFET Performance”, IEEE International Electron Devices Meeting (IEDM) 2007, Dec. 10-12, 2007, Washington D.C., pp. 285-288. |
Jung et al., “Three-Dimensionally Stacked NAND Flash Memory Technology Using Stacking Single Crystal Si Layers on ILD and TANOS Structure for Beyond 30nm Node”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, pp. 37-40. |
Kim et al., “Systematic Study of Workfunction Engineering and Scavenging Effect Using NiSi Alloy FUSI Metal Gates with Advanced Gate Stacks”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington D.C., pp. 657-660. |
Kim et al., “Robust Multi-bit Programmable Flash Memory Using a Resonant Tunnel Barrier”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington D.C., pp. 881-884. |
Krishnan et al., “A Manufacturable Dual Channel (Si and SiGe) High-K Metal Gate CMOS Technology with Multiple Oxides for High Performance and Low Power Applications”, IEEE International Electron Devices Meeting (IEDM) 2011, Dec. 5-7, 2011, Washington, D.C., pp. 634-637. |
Kubicek et al., “.Low Vt CMOS Using Doped Hf-based Oxides, TaC-based Metals and Laser-only Anneal”, IEEE International Electron Devices Meeting (IEDM) 2007, Dec. 10-12, 2007, Washington D.C., pp. 49-52. |
Lai et al., “A Multi-Layer Stackable Thin-Film Transistor (TFT) NAND-Type Flash Memory”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, 4 pages. |
Lauwers et al., “CMOS Integration of Dual Work Function Phase Controlled NI FUSI with Simultaneous Silicidation of NMOS (NiSi) and PMOS (Ni-rich silicide) Gates on HfSiON”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington, D.C., pp. 661-664. |
Lee et al., Effect of Polysilicon Gate on the Flatband Voltage Shift and Mobility Degradation for ALD-AI2O3 Gate Dielectric, IEEE International Electron Devices Meeting (IEDM) 2000, Dec. 10-13, 2000, San Francisco, CA, pp. 645-648. |
Lue et al., “A Novel P-Channel NAND-type Flash Memory with 2 bit/cell Operation and High Programming Throughput (> 20 Mb/sec)”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington, D.C., 4 pages. |
Lue et al., “Scaling Feasibility of Planar Thin Floating Gate (FG) NAND Flash Devices and Size Effect Challenges beyond 20nm”, IEEE International Electron Devices Meeting (IEDM) 2011, Dec. 5-7, 2011, Washington, D.C., pp. 203-206. |
Luo et al., “Design of High Performance PFETs with Strained Si Channel and Laser Anneal”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington D.C., pp. 495-498. |
Manchanda et al., “Gate Quality Doped High K films for CMOS beyond 100 nm: 3-10nm AI2O3 with Low Leakage and Low Interface States”, IEEE International Electron Devices Meeting (IEDM) 1998, Dec. 6-9, 1998, San Francisco, CA, pp. 605-608. |
Manchanda et al., “Si-Doped Aluminates for High Temperature Metal-Gate CMOS: Zr—AlSi—O, a Novel Gate Dielectric for Low Power Applications”, IEEE International Electron Devices Meeting (IEDM) 2000, Dec. 10-13, 2000, San Francisco, CA, pp. 23-26. |
Mayuzumi et al., “Extreme High Performance n- and p- MOSFETs Boosted by Dual-Metal/High-k Gate Damascene Process using Top-Cut Dual Stress Liners on (100) Substrates” IEEE International Electron Devices Meeting (IEDM) 2007, Dec. 10-12, 2007, Washington D.C., pp. 293-296. |
Moon et al., “Multi-Functional Universal Device using a Band-Engineered Vertical Structure”, IEEE International Electron Devices Meeting (IEDM) 2011, Dec. 5-7, 2011, Washington D.C., pp. 551-554. |
Nemati et al., “A Novel Thyristor-based SRAM Cell (T-RAM) for High-Speed, Low-Voltage, Giga-scale Memories”, IEEE International Electron Devices Meeting (IEDM) 1999, Dec. 5-8, 1999, Washington D.C., pp. 283-286. |
Oh et al., “4-bit Double SONOS Memories (DSMs) Using Single-Level and Multi-Level Cell Schemes”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, pp. 967-970. |
Ohba et al., “35 nm Floating Gate Planar MOSFET Memory using Double Junction Tunneling”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington D.C., 4 pages. |
Ohba et al., “25 nm Planar Bulk SONOS-type Memory with Double Tunnel Junction”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, pp. 959-962. |
Ohta et al., “High performance Sub-40 nm Bulk CMOS with Dopant Confinement Layer (DCL) Techniques as a Strain Booster”, IEEE International Electron Devices Meeting (IEDM) 2007, Dec. 10-12, 2007, Washington D.C., pp. 289-292. |
Ranica et al., “A new 40-nm SONOS Structure Based on Backside Trapping for Nanoscale Memories”, IEEE Transactions on Nanotechnology, vol. 4, Issue No. 5, Sep. 2005, pp. 581-587. |
Sarkar et al., “Dual Floating Gate Unified Memory MOSFET With Simultaneous Dynamic and Non-Volatile Operation”, IEEE Electron Device Letters, vol. 35, Issue No. 1, Jan. 2014, pp. 48-50. |
Taguchi, “NOR Flash Memory Technology”, presented at 2006 IEEE International Electron Devices Meeting (IEDM) Short Course on Memory Technologies for 45nm and Beyond, Dec. 2006, 27 pages. |
Wang et al., “Fast Erasing and Highly Reliable MONOS Type Memory with HfO2 High-k Trapping Layer and Si3N4/SiO2 Tunneling Stack”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, pp. 971-974. |
Whang et al., “Novel 3D Dual Control-Gate with Surrounding Floating-Gate (DC-SF) NAND Flash Cell for 1Tb File Storage Application”, IEEE International Electron Devices Meeting (IEDM) 2010, Dec. 6-8, 2010, San Francisco, CA, pp. 668-671. |
Yu et al., “Advanced MOSFETs Using HfTaON/SiO2 Gate Dielectric and TaN Metal Gate with Excellent Performance for Low Standby Power Applications”, IEEE International Electron Devices Meeting (IEDM) 2005, Dec. 5-7, 2005, Washington, D.C., pp. 31-34. |
Zhang et al., Novel ZrO2/Si3N4 Dual Charge Storage Layer to Form Step-up Potential Wells for Highly Reliable Multi-level Cell Application, IEEE International Electron Devices Meeting (IEDM) 2007, Dec. 10-12, 2005, Washington D.C., pp. 83-86. |
Likharev, “Riding the Crest of a New Wave in Memory”, IEEE Circuits and Devices Magazine, vol. 16, Issue 4, Jul. 2000, pp. 16-21. |
Ramaswamy et al., “Engineering a Planar NAND Cell Scalable to 20nm and Beyond”, 2013 5th IEEE Memory Workshop, May 26-29, 2013, Monterey, CA, pp. 5-8. |
Hubert et al., “A Stacked SONOS Technology, Up to 4 Levels and 6nm Crystalline Nanowires, with Gate-All-Around or Independent Gates (φ-Flash), Suitable for Full 3D Integration”, IEEE International Electron Devices Meeting (IEDM) 2009, Dec. 7-9, 2009, Baltimore, MD, 4 pages. |
Cho et al., “Observation of Single Electron Tunneling and Ballistic Transport in Twin Silicon Nanowire MOSFETs (TSNWFETs) Fabricated by Top-Down CMOS Process”, IEEE International Electron Devices Meeting (IEDM) 2006, Dec. 11-13, 2006, San Francisco, CA, 4 pages. |
Number | Date | Country | |
---|---|---|---|
20200075394 A1 | Mar 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15641478 | Jul 2017 | US |
Child | 16396288 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16396288 | Apr 2019 | US |
Child | 16675464 | US |