1. Field of the Invention
The invention relates generally to the device configuration and manufacturing methods for fabricating the semiconductor power devices. More particularly, this invention relates to an improved and novel manufacturing process and device configuration for reducing the gate to drain coupled charges (Qgd) while providing a drain to source current path for preventing a drain to source resistance.
2. Description of the Related Art
In order to increase the switching speed of a semiconductor power device, it is desirable to reduce the coupling charges between the gates and drain Qgd such that a reduction of a gate to drain capacitance Crss can be reduced. However, conventional device as shown in
In order to reduce the capacitance Crss, a double poly gates and double gate oxide layers (a thick gate oxide on trench bottom) formed in trench with lower poly gate connected to source are disclosed in U.S. Pat. Nos. 7,091,573 and 7,183,610. However, formation of the device structures is very complicate and expensive.
Therefore, a need still exists in the art of power semiconductor device design and manufacture to provide new manufacturing method and device configuration in forming the semiconductor power devices such that the above discussed problems and limitations can be resolved.
It is therefore an aspect of the present invention to provide a new and improved semiconductor power device by forming P* dopant regions surrounding the lower portions of the gate sidewalls to decouple the gate from the drain such that the coupling charges between the gate and the drain can be reduced. Furthermore, a N* dopant region is formed right below the trench bottom to provide a current path between the drain to the source such that the decoupling P* dopant regions will not inadvertently increase the drain to source resistance but Crss can be significantly reduced to a capacitance that is about half or even lower when compared with the capacitance of the conventional devices because the Crss will be mainly determined by trench width in the present invention when compared with the conventional device as shown in
Another aspect of this invention is to form an improved MOSFET device by forming P* dopant regions surrounding the lower portions of the gate sidewalls to reduce the gate-to-drain coupling charges and N* regions below the bottom of the trenches to provide a drain to current path. Furthermore, the improved MOSFET device is formed with thicker oxide layer at the bottom of the trenched gate such that the gate to drain capacitance can be reduced. The performance of the device is improved with reduced Qgd by reducing the coupling areas between the gates to the drain. The drain to source resistance is reduced with a current path provided by the N* dopant regions below the bottom of the trenches.
Briefly in a preferred embodiment, this invention discloses a trenched semiconductor power device comprising a plurality of trenched gates surrounded by source regions near a top surface of a semiconductor substrate encompassed in body regions. The trenched semiconductor power device further includes tilt-angle implanted body dopant regions surrounding a lower portion of trench sidewalls for reducing a gate-to-drain coupling charges Qgd between the trenched gates and a drain disposed at a bottom of the semiconductor substrate. The trenched semiconductor power device further includes a source dopant region disposed below a bottom surface of the trenched gates for functioning as a current path between the drain to the source for preventing a resistance increase caused by the body dopant regions surrounding the lower portions of the trench sidewalls. In an exemplary embodiment, each of the trenched gates has a thicker oxide layer on sidewalls of a lower portion of the trenched gates and a thinner oxide layer on sidewalls at an upper portion of the trenched gates. In another exemplary embodiment, the semiconductor power device further comprises a metal oxide semiconductor field effect transistor (MOSFET) device. In another exemplary embodiment, the semiconductor power device further comprising a N-channel MOSFET device wherein the body dopant regions comprising P-type tilt-angle implanted regions surrounding the lower portion of the trench sidewalls and the source dopant regions below the trenched gates comprising N-dopant regions disposed in an N-type epitaxial layer. In another exemplary embodiment, the semiconductor power device further comprising a P-channel MOSFET device wherein the body dopant regions comprising N-type tilt-angle implanted regions surrounding the lower portion of the trench sidewalls and the source dopant regions below the trenched gates comprising P-dopant regions disposed in an P-type epitaxial layer. In another exemplary embodiment, the trenched semiconductor power device further includes an insulation layer overlaying a top surface of the semiconductor substrate having a plurality of source/body contact trenches opened therethrough extended to aid body regions through the source regions wherein the source/body contact trenches are filled with a contact meal plug composed of tungsten for electrically contacting to the source/body regions and body regions covered by the insulation layer. In another exemplary embodiment, the trenched semiconductor power device further includes a contact dopant regions disposed in the body regions below the source/body contact trenches constituting heavily body dopant regions for enhancing a contact with the contact metal plugs. In another exemplary embodiment, the trenched semiconductor power device further includes a contact enhancement layer comprising a low resistance meta layer covering the insulation layer for contacting to the contact metal plugs for providing a larger contact area to a source metal layer disposed on top of the contact enhancement layer for reducing a resistance between the source metal layer and the contact metal plugs contacting the source regions and body regions. In another exemplary embodiment, the trenched semiconductor power device further includes a source metal layer comprising a patterned metal layer disposed on top of the insulation layer for electrically contacting to the metal plugs filling the contact trenches for electrically connected to the source regions and body regions. In another exemplary embodiment, the trenched semiconductor power device further includes a gate pad layer comprising a patterned metal layer disposed on top of the insulation layer for electrically contacting to the metal plugs filling the contact trenches for electrically connected to the trenched gates.
This invention further discloses a method for manufacturing a trenched semiconductor power device on a semiconductor substrate. The method further includes steps of: 1) opening a plurality of trenches from a top surface of the semiconductor substrate; and 2) carrying out a tilt-angle body-dopant implantation through sidewalls of trenches to form body dopant regions surrounding sidewalls of the trenches followed by carrying out a vertical source dopant implant to form a source dopant region below a bottom surface of the trenches. In an exemplary embodiment, the step of carrying out the tilt-angle body dopant implantation through the sidewalls of the trenches further comprising a step of carrying out a tilt angle body dopant implantation with a tilt-angle ranging between 4 to 45 degrees. In another exemplary embodiment, the method further includes a step of growing a screen oxide layer on the sidewalls of the trenches as a protection layer for the sidewalls before carrying out the step of tilt angle body dopant implantation through the sidewalls of the trenches. In another exemplary embodiment, the step of opening a plurality of trenches in the semiconductor substrate further comprising a step of opening the trenches in a N-type silicon substrate and the step of carrying out the tilt angle body dopant implantation further comprising a step of carrying out tilt angle boron implantation through the sidewalls of the trenches into the N-type silicon substrate to form the body dopant regions surrounding the sidewalls of the trenches. In another exemplary embodiment, the step of opening a plurality of trenches in the semiconductor substrate further comprising a step of opening the trenches in a N-type silicon substrate and the step of carrying out a vertical source dopant implant further comprising a step of carrying out the source dopant implant of arsenide ions to form the source dopant region below the bottom surface of the trenches. In another exemplary embodiment, the method further includes a step of growing a gate oxide layer on the sidewalls and the bottom surface of the trenches and depositing a gate dielectric layer into the trenches to form the trenched gates. In another exemplary embodiment, the method further includes a step of growing a gate oxide layer on the sidewalls of the trenches; and the method further includes a step of forming a bottom gate oxide on the bottom surface of the trenches having a greater thickness than the gate oxide on the sidewalls followed by depositing a gate dielectric layer into the trenches to form the trenched gates. In another exemplary embodiment, the method further includes a step of forming body regions and source regions encompassed in the body regions surrounding the trenched gates in the semiconductor substrate and covering semiconductor substrate with an insulation layer followed by opening a plurality of contact trenches through the insulation layer for filling the contact trenches with contact metal plugs with a some of the metal plugs contacting the body regions and source regions and other contact plugs contacting the trenched gates. And the method further includes a step of depositing a metal layer on top of the insulation layer contacting the metal plugs and patterning the metal layer into a source metal and a gate pad. In another exemplary embodiment, the method further includes a step of forming body regions and source regions encompassed in the body regions surrounding the trenched gates in the semiconductor substrate and covering semiconductor substrate with an insulation layer followed by opening a plurality of contact trenches through the insulation layer for filling the contact trenches with contact metal plugs with a some of the metal plugs contacting the body regions and source regions and other contact plugs contacting the trenched gates. And the method further includes a step of depositing a low resistance metal layer on top of the insulation layer for enhancing a contact to the metal plugs and forming a metal layer on top of the low resistance metal layer contacting the metal plugs through the low resistance metal layer and patterning the metal layer into a source metal and a gate pad. In another exemplary embodiment, the method further includes a step of implanting a contact dopant region through the contact trenches before depositing the contact metal plugs into the contact trenches to enhance an electrical contact between the source and body regions to the contact metal plugs.
These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment, which is illustrated in the various drawing figures.
FIGS. 6A to 6G-2 are a serial cross sectional views for describing the manufacturing processes to provide a trenched MOSFET device of the present invention with dopant regions surrounding the lower portions of the sidewalls and the bottom of the trenched gates to reduce the Qgd and to provide a drain to source current path.
Referring to
For the purpose of reducing the Qgd, the bottom portion of the sidewalls of the trenched gates 130 is surrounded by P-dopant regions 115. Furthermore, the central portions underneath the bottom of the trenched gates are formed with an N-doped regions 120 below each trenched gates 130. The Qgd is reduced with the P* dopant regions 115 while the N* dopant regions 120 under the trench bottom provide a current path of drain to source thus prevent an inadvertent increase of the resistance. Furthermore, by reducing the Qgd, the capacitance Crss may be reduced to half of the original capacitance or even lower compared to the capacitance of the conventional devices.
Similar to the MOSFET 100 and 100′, the MOSFET devices 100″ and 100″′ have P* dopant regions 115 surrounding the lower portion of the trench sidewalls to reduce the Qgd. The MOSFET devices 100″ and 100″′ further have the N* dopant regions underneath the trenched gates 130 thus providing a drain to source current path to reduce the drain to source resistance.
Referring to FIGS. 6A to 6G-1 for a series of cross sectional views to illustrate the processing steps for manufacturing a MOSFET device as shown in
In
Although the present invention has been described in terms of the presently preferred embodiment, it is to be understood that such disclosure is not to be interpreted as limiting. Various alterations and modifications will no doubt become apparent to those skilled in the art after reading the above disclosure. Accordingly, it is intended that the appended claims be interpreted as covering all alterations and modifications as fall within the true spirit and scope of the invention.
This patent application is a Divisional Application and claims the Priority Date of a co-pending application Ser. No. 12/319,188 filed on Dec. 31, 2008 by a common Inventor of this application. The Disclosures made in the patent application Ser. No. 12/319,188 are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 12319188 | Dec 2008 | US |
Child | 13199579 | US |