Claims
- 1. A memory array comprising:at least four digit line pairs, wherein the at least four digit line pairs are non-adjacent; and at least one twisted global column decode line so as to provide access to the at least four digit line pairs.
- 2. The memory array of claim 1 further comprising a plurality of memory cells coupled to the digit line pairs.
- 3. The memory array of claim 1 further comprising a plurality of I/O switches coupled to the digit line pairs.
- 4. A memory array comprising:at least four digit line pairs, wherein the at least four digit line pairs are non-adjacent, wherein the at least four digit line pairs are routed to external pins so as to allow data from the at least four digit line pairs to be read or written contemporaneously; and at least one twisted global column decode line so as to provide access to the at least four digit line pairs.
- 5. The memory array of claim 4 further comprising a plurality of memory cells coupled to the digit line pairs.
- 6. The memory array of claim 4 further comprising a plurality of I/O switches coupled to the digit line pairs.
- 7. A memory array comprising:a plurality of memory cells having digit lines, wherein a pair of the digit lines are twisted from inside to outside so as to provide that digit lines from the plurality of memory cells are non-adjacent; and at least one twisted global column decode line so as to provide access to the digit lines.
- 8. The memory array of claim 7 further comprising a plurality of I/O switches coupled to the digit line pairs.
- 9. The memory array of claim 7 wherein the digit lines are routed to external pins for reading and writing data contemporaneously.
- 10. The memory array of claim 7 wherein the column decode line is twisted at the same point as that at which the pair of digit lines are twisted.
- 11. The memory array of claim 7 wherein the column decode line is twisted at the same point as that at which the pair of digit lines are twisted.
- 12. The memory array of claim 7 wherein the column decode line is twisted at the same point as that at which the pair of digit lines are twisted.
- 13. A memory array comprising:a plurality of memory cells having digit lines, wherein a pair of the digit lines are twisted from inside to outside so as to provide that digit lines from the plurality of memory cells are non-adjacent, wherein at least four digit line pairs are routed to external pins so as to allow data from the at least four digit line pairs to be read or written contemporaneously; and at least one twisted global column decode line so as to provide access to the digit lines.
- 14. The memory array of claim 13 further comprising a plurality of I/O switches coupled to the digit line pairs.
- 15. The memory array of claim 13 further including a pair of twisted global column decode lines so as to provide access to the digit lines.
- 16. The memory array of claim 15 wherein the column decode lines are twisted at the same point as that at which the pair of digit lines are twisted.
- 17. The memory array of claim 13 wherein the column decode line is twisted at the same point as that at which the pair of digit lines are twisted.
- 18. A memory array comprising:a plurality of memory cells having digit lines, wherein a pair of the digit lines are twisted using a complex twist from inside to outside so as to provide that digit lines from the plurality of memory cells are non-adjacent; and at least one twisted global column decode line so as to provide access to the digit lines.
- 19. The memory array of claim 18 wherein the at least one global column decode lines comprises at least one pair of global column decode lines.
- 20. The memory array of claim 19 wherein the column decode lines are twisted at the same point as that at which the pair of digit lines are twisted.
- 21. The memory array of claim 18 further comprising a plurality of I/O switches coupled to the digit line pairs.
- 22. A memory array comprising:a plurality of memory cells having digit lines, wherein a pair of the digit lines are twisted using a complex twist from inside to outside so as to provide that digit lines from the plurality of memory cells are non-adjacent, wherein at least four digit line pairs are routed to external pins so as to allow data from the at least four digit line pairs to be read or written contemporaneously; and at least one twisted global column decode line so as to provide access to the digit lines.
- 23. The memory array of claim 22 wherein the at least one global column decode lines comprises at least one pair of global column decode lines.
- 24. The memory array of claim 23 wherein the column decode lines are twisted at the same point as that at which the pair of digit lines are twisted.
- 25. The memory array of claim 22 further comprising a plurality of I/O switches coupled to the digit line pairs.
- 26. The memory array of claim 22 wherein the column decode line is twisted at the same point as that at which the pair of digit lines are twisted.
- 27. A memory array comprising:a plurality of I/O switches; a plurality of memory cells having digit lines, wherein a pair of the digit lines are twisted about a point halfway between the plurality of I/O switches from inside to outside so as to provide that digit lines from the plurality of memory cells are non-adjacent; and at least one twisted global column decode line so as to provide access to the digit lines.
- 28. The memory array of claim 27 wherein the digit lines are routed to external pins for reading and writing data contemporaneously.
- 29. A memory array comprising:a plurality of I/O switches; a plurality of memory cells having digit lines, wherein a pair of the digit lines are twisted about a point halfway between the plurality of I/O switches from inside to outside so as to provide that digit lines from the plurality of memory cells are non-adjacent, wherein at least four digit line pairs are routed to external pins so as to allow data from the at least four digit line pairs to be read or written contemporaneously; and at least one twisted global column decode line so as to provide access to the digit lines.
- 30. The memory array of claim 29 wherein the at least one global column decode lines comprises at least one pair of global column decode lines.
- 31. The memory array of claim 30 wherein the column decode lines are twisted at the same point as that at which the pair of digit lines are twisted.
- 32. The memory array of claim 29 wherein the column decode line is twisted at the same point as that at which the pair of digit lines are twisted.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-173326 |
Jun 1999 |
JP |
|
Parent Case Info
This application is a divisional of U.S. Ser. No. 09/362,076, filed Jul. 27, 1999 now U.S. Pat. No. 6,111,774 issued on Aug. 28, 2001 which is a continuation of U. S. Ser. No. 09/026,603, filed Feb. 20, 1998, now U.S. Pat. No. 5,949,698.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/026603 |
Feb 1998 |
US |
Child |
09/362076 |
|
US |