Claims
- 1. A circuitry substrate comprising:
a conductive return plane having a device attachment area; a dielectric sheet of dielectric material having a top and a bottom surface, the bottom surface being attached to the return plane, wherein the dielectric sheet does not cover the device attachment area; and a plurality of signal lines and return paths formed on the top surface of the dielectric sheet, wherein at least one return path electrically shields an adjacent pair of signal lines from each other.
- 2. A circuitry substrate as recited in claim 1 wherein the dielectric sheet has a top edge that borders the device attachment area and a back edge that is opposite to the top edge, wherein each of the signal lines and return paths have a length that extends from a region proximate to the top edge to a region proximate to the back edge.
- 3. A circuitry substrate as recited in claim 2 wherein at least one of the return paths on the top surface of the dielectric sheet wraps around at least one of the top or back edges of the dielectric sheet and makes contact with the return plane on the bottom surface of the dielectric sheet.
- 4. A circuitry substrate as recited in claim 3 wherein at least one of the return paths wraps around both of the top and back edges of the dielectric sheet and makes contact with the return plane, wherein the return path on the top surface of the dielectric sheet makes contact with the return plane on the bottom surface of the dielectric sheet in regions proximate to the top and back edges of the dielectric sheet.
- 5. A circuitry substrate as recited in claim 4 wherein all of the return paths wrap around both the top edge and the back edge of the dielectric sheet to make contact with the return plane.
- 6. A circuitry substrate as recited in claim 1 wherein at least one return path extends between an adjacent pair of signal lines, whereby the return path electrically shields the adjacent pair of signal lines from each other.
- 7. A circuitry substrate as recited in claim 6 wherein each of the return paths that is between a pair of adjacent signal lines has a width that expands out to the surrounding signal lines, wherein the return paths do not make contact with the signal lines.
- 8. A circuitry substrate as recited in claim 6 wherein the distance between at least two of the signal lines increases as the signal lines extend away from device attachment area.
- 9. A circuitry substrate as recited in claim 1 further comprising:
a backing block having a front surface and a bottom surface, wherein circuitry substrate is attached to both the front and bottom surface of backing block by placing the return plane in contact with the backing block.
- 10. A circuitry substrate as recited in claim 9 further comprising:
a semiconductor chip package having a top surface that has exposed up-linking contacts, wherein the backing block and circuitry substrate are placed onto the top surface of the semiconductor chip package such that the signal lines of circuitry substrate are placed in electrical communication with the up-linking contacts of the semiconductor chip package.
- 11. A circuitry substrate as recited in claim 10 wherein semiconductor chip package is a leadless leadframe package.
- 12. A circuitry substrate as recited in claim 1 wherein the dielectric sheet has a thickness that is approximately in the range of 5-25 microns.
- 13. A circuit substrate as recited in claim 1 further comprising:
a photonic device that is attached directly to the device attachment area; and a plurality of interconnecting wires that connect anode contact pads on the photonic device to respective signal lines on the circuitry substrate.
- 14. A circuitry substrate comprising:
a conductive return plane having a device attachment area; a dielectric sheet of dielectric material having a top surface and a bottom surface, the bottom surface being attached to the return plane, wherein the dielectric sheet does not cover the device attachment area; and a plurality of signal lines and return paths formed on the top surface of the dielectric sheet, at least one return path extending between an adjacent pair of signal lines, whereby the return paths electrically shield the adjacent pair of signal lines from each other.
- 15. A circuitry substrate as recited in claim 14 wherein dielectric sheet has a top edge that borders the device attachment area and a back edge that is opposite to the top edge, wherein each of the signal lines and return paths have a length that extends from a region proximate to the top edge to a region proximate to the back edge.
- 16. A circuitry substrate as recited in claim 15 wherein at least one of the return paths on the top surface of the dielectric sheet wraps around at least one of the top or back edges of the dielectric sheet and makes contact with the return plane on the bottom surface of the dielectric sheet.
- 17. A circuitry substrate as recited in claim 16 wherein at least one of the return paths wraps around both of the top and back edges of the dielectric sheet and makes contact with the return plane, wherein the return path on the top surface of the dielectric sheet makes contact with the return plane on the bottom surface of the dielectric sheet in regions proximate to the top and back edges of the dielectric sheet.
- 18. A circuitry substrate as recited in claim 14 wherein each of the return paths extends between a respective pair of adjacent signal lines.
- 19. A circuitry substrate as recited in claim 18 wherein each of the return paths that is between a pair of adjacent signal lines has a width that expands out to the surrounding signal lines, wherein the return paths do not make contact with the signal lines.
- 20. A circuitry substrate as recited in claim 19 wherein the distance between at least two of the signal lines increases as the signal lines extend away from device attachment area.
- 21. A circuitry substrate as recited in claim 14 further comprising:
a photonic device that is attached directly to the device attachment area; and a plurality of interconnecting wires that connect anode contact pads on photonic device to respective signal lines on the circuitry substrate.
- 22. A circuitry substrate comprising:
a conductive return plane having a device attachment area; a dielectric material layer having a top surface and a bottom surface, the bottom surface being attached to the return plane, wherein the dielectric material layer does not cover the device attachment area, the dielectric material layer also having a top edge that borders the device attachment area and a back edge that is opposite to the top edge; and a plurality of signal lines and return paths formed on the top surface of the dielectric material layer, each of the return paths extending between a respective pair of adjacent signal lines, each of the return paths also wrapping around at least one of the top or back edges of the dielectric material layer and making contact with the return plane, wherein each of the return paths on the top surface of the dielectric material layer makes contact with the return plane on the bottom surface of the dielectric material layer, whereby the return paths electrically shield adjacent pairs of signal lines from each other.
- 23. A circuitry substrate as recited in claim 22 wherein each of the return paths wraps around both of the top and back edges of the dielectric material layer and makes contact with the return plane, wherein the return paths on the top surface of the dielectric material layer makes contact with the return plane on the bottom surface of the dielectric material layer in regions proximate to the top and back edges of the dielectric material layer.
- 24. A circuitry substrate as recited in claim 22 further comprising:
a photonic device that is attached directly to the device attachment area; and a plurality of interconnecting wires that connect anode contact pads on photonic device to respective signal lines on the circuitry substrate.
CROSS-REFERENCE TO RELATED PATENTS AND APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10/290,481 (Attorney Docket No. NSC1P247), filed Nov. 6, 2002, entitled “Two-Layer Electrical Substrate for Optical Devices,” which is a continuation-in-part of U.S. patent application Ser. No. 09/568,558 (Attorney Docket No. NSC1P156), entitled “ARRAYABLE, SCALABLE AND STACKABLE MOLDED PACKAGE CONFIGURATION,” filed on May 9, 2000, and of U.S. patent application Ser. No. 10/165,553 (Attorney Docket No. NSC1P212), entitled “Optical Sub-Assembly for Optotelectronic Modules,” filed on Jun. 6, 2002, which claims priority from U.S. Provisional Application No. 60/331,339, filed on Aug. 3, 2001, the content of each of which are hereby incorporated by reference.
[0002] This application is related to U.S. Pat. No. 6,364,542, entitled “DEVICE AND METHOD FOR PROVIDING A TRUE SEMICONDUCTOR DIE TO EXTERNAL FIBER OPTIC CABLE CONNECTION,” filed on May 9, 2000, to U.S. patent application Ser. No. 09/713,367, (Attorney Docket No. NSC1P180), entitled “MINIATURE OPTO-ELECTRIC TRANSCEIVER,” filed on Nov. 14, 2000, to U.S. patent application Ser. No. 09/922,358 (Attorney Docket No. NSC1P204), entitled “MINIATURE SEMICONDUCTOR PACKAGE FOR OPTO-ELECTRONIC DEVICES,” filed on Aug. 3, 2001, and to U.S. patent application Ser. No. 09/947,210 (Atty. Docket No. NSC1P205), entitled “TECHNIQUES FOR JOINING AN OPTO-ELECTRONIC MODULE TO A SEMICONDUCTOR PACKAGE,” filed on Aug. 3, 2001, the content of each of which are hereby incorporated by reference.
[0003] This application is also related to U.S. patent application Ser. No. 10/165/711 (Attorney Docket No. NSC1P212X1), entitled “CERAMIC OPTICAL SUB-ASSEMBLY FOR OPTO-ELECTRONIC MODULES,” on Jun. 6, 2002, which is a continuation-in-part of U.S. patent application Ser. No. 10/165,553, the content of which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60331339 |
Aug 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10290481 |
Nov 2002 |
US |
Child |
10864099 |
Jun 2004 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09568558 |
May 2000 |
US |
Child |
10290481 |
Nov 2002 |
US |
Parent |
10165553 |
Jun 2002 |
US |
Child |
10290481 |
Nov 2002 |
US |