Claims
- 1. A barrier layer for use in an interconnect structure, said barrier layer comprising a single-phase alpha-W layer, wherein said alpha-W layer lines an opening formed in a dielectric material layer and has a thickness of less than 15 nm which substantially prevents out-diffusion of a Cu conductive material into said dielectric material layer.
- 2. The barrier layer of claim 1 wherein said alpha-W has a minimum thickness of no less than about 7 nm.
- 3. The barrier layer of claim 1 wherein said alpha-W is formed by chemical vapor deposition using W(CO)6 as the source material.
- 4. The barrier layer of claim 1 wherein said alpha-W barrier layer further includes hydrogen.
- 5. A structure comprising a first layer of dielectric material having at least one opening formed in a surface thereof, an alpha-W diffusion barrier layer lining said at least one opening, said alpha-W diffusion barrier layer is a single phase material having a thickness of less than 15 nm, and a conductor composed of Cu formed in said opening on said alpha-W diffusion barrier layer, wherein said Cu conductor is not in physical contact with said layer of dielectric material and said alpha-W layer substantially prevents outdiffusion of said Cu conductor into said first dielectric layer.
- 6. The structure of claim 5 further comprising a metal seed layer, said metal seed layer being formed between said alpha-W layer and said conductor.
- 7. The structure of claim 6 wherein said metal seed layer comprises substantially Cu.
- 8. The structure of claim 5 wherein said dielectric material is a polyimide, paralyne polymer, silicon polymer, diamond, diamond-like carbon, fluorinated diamond-like carbon, SiO2 or Si3N4.
- 9. The structure of claim 8 wherein said dielectric material is SiO2.
- 10. The structure of claim 5 wherein said alpha-W layer is formed by chemical vapor deposition using W(CO)6 as the source material.
- 11. The structure of claim 5 wherein said alpha-W layer has a minimum thickness of no less than 7.0 nm.
- 12. The structure of claim 5 wherein said dielectric material is doped with a dopant.
- 13. The structure of claim 12 wherein said dopant is fluorine, boron, silicon, Ge or phosphorous.
- 14. The structure of claim 5 wherein said alpha-W layer further includes hydrogen.
- 15. The structure of claim 5 wherein said layer of dielectric material is formed on a semiconductor substrate.
- 16. The structure of claim 15 wherein said semiconductor substrate is composed of Si, Ge, SiGe, InAs or InP.
- 17. The structure of claim 15 wherein another layer of alpha-W having a single phase is formed on top of said Cu conductor.
- 18. The structure of claim 15 wherein a barrier layer is formed on said first layer of dielectric material abutting said at least one opening and said Cu conductor is not restricted to said at least one opening.
- 19. The structure of claim 17 wherein an electrode is formed on said another layer of alpha-W.
- 20. The structure of claim 15 wherein a second layer of dielectric material is formed on said first layer of dielectric material, said second layer of dielectric material having at least one opening formed in a surface thereof, said openings in said second dielectric being formed on said openings of said first layer of dielectric material, an alpha-W diffusion barrier layer lining said at least one opening of said second layer of dielectric material, said alpha-W diffusion barrier layer is a single phase material having a thickness of less than 15 nm, and a conductor composed of Cu formed in said opening of said second layer of said dielectric material on said alpha-W diffusion barrier layer, wherein said conductor of said second layer of dielectric material is not in physical contact with any dielectric material layers.
- 21. The structure of claim 15 wherein said first layer of dielectric material is part of an interconnect structure.
- 22. The structure of claim 21 wherein said interconnect structure is a capacitor, a damascene structure or a wiring structure containing multi-vias and wiring levels.
RELATED APPLICATIONS
This application is related to U.S. application Ser. Nos. 08/739,765, filed Oct. 30, 1996, now U.S. Pat. No. 5,789,312, and Ser. No. 09/021,262, filed Feb. 10, 1998, which are both commonly owned by the assignee of the present application.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
2-307210 |
May 1989 |
JP |
5-259110 |
Oct 1993 |
JP |
8-298285 |
Nov 1996 |
JP |
10-8251 |
Jan 1998 |
JP |
Non-Patent Literature Citations (1)
Entry |
Maeda, K., “VLSI and CVDs” Jul. 31, 1997, pp. 80-82. |