Claims
- 1. A semiconductor device on a silicon semiconductor substrate comprising:
- a first high tensile stress layer on said semiconductor substrate,
- a first interconnect metal structure formed over said first high tensile stress layer, said first interconnect metal structure including a blanket layer and including an erupted via plug extending upwardly from said blanket layer, said via plug having sidewalls and a top surface,
- a second high tensile stress layer formed over said blanket layer of said first interconnect metal structure and around said via plug,
- a dielectric layer over said second high tensile stress layer and around said sidewalls of said via plug, and
- a second level interconnect metal formed over said dielectric layer and over the top surface of said via plug,
- whereby said via plug which is composed of metal erupted from said blanket layer of said first interconnect metal structure extends up through said second high tensile stress layer and said dielectric layer into contact with said second level interconnect metal.
- 2. The device of claim 1 wherein said high tensile stress layers are formed from TiN.
- 3. The device of claim 1 wherein said high tensile stress layers are formed from Ti--W.
- 4. The device of claim 1 wherein said dielectric layer is formed from a material selected from the group consisting of silicon oxide, BPSG, SOG and silicon nitride.
- 5. The device of claim 1 wherein said dielectric layer is formed over said second high tensile stress layer and around said sidewalls of said via plug and said dielectric layer is composed of silicon oxide.
- 6. The device of claim 1 wherein said first interconnect metal structure is composed of aluminum.
- 7. The device of claim 5 wherein
- said first interconnect metal structure comprises a material selected from the group consisting of aluminum, aluminum alloys with copper in small percentages and aluminum alloys with silicon in small percentages, and
- said second interconnect metal comprises:
- a) a barrier layer comprising a material selected from the group consisting of TiW, TiN and TiWN and
- b) an interconnect layer comprising a material selected from the group consisting of Al, AlSi, AlCu and AlSiCu.
- 8. The device of claim 3 with said dielectric layer being composed of a material selected from SiO.sub.2, BPSG, SOG, and (Si.sub.3 N.sub.4).
- 9. The device of claim 2 wherein said first interconnect metal structure including said blanket layer and said via comprises a metal selected from the group consisting of a sputtered metal, an epitaxial metal, and a MOCVD metal.
- 10. The device of claim 9 wherein said first interconnect metal structure including said blanket layer and said via comprises a material selected from the group consisting of aluminum, aluminum alloys with copper in small percentages and aluminum alloys with silicon in small percentages.
- 11. The device of claim 1 wherein said first interconnect metal structure comprises a metal selected from the group consisting of a sputtered metal, an epitaxial metal, and a MOCVD metal, and
- said first high tensile stress layer was formed from a material selected from the group consisting of TiN and Ti--W.
- 12. The device of claim 1 wherein said first interconnect metal structure comprises a metal selected from the group consisting of a sputtered metal, an epitaxial metal, and a MOCVD metal, and
- said first and second high tensile stress layers comprise a material selected from the group consisting of TiN and Ti--W.
- 13. A semiconductor device on a silicon semiconductor substrate, said substrate having a surface comprising:
- a first high tensile stress layer formed on said surface of said semiconductor substrate,
- a metal interconnect structure formed over said first high tensile stress layer, said metal interconnect structure including a blanket layer and a via plug extending upwardly from said blanket layer, said via plug having a top surface and sidewalls,
- a second high tensile stress layer formed over said metal interconnect layer and around said sidewalls of said via plug,
- a dielectric layer formed over said second high tensile stress layer and around said sidewalls of said via plug,
- said dielectric layer is formed from a material selected from the group consisting of silicon oxide, BPSG, SOG and silicon nitride,
- with at least one of said high tensile stress layers formed from a material selected from the group consisting of TiN and Ti--W,
- a metallic barrier layer comprising a material selected from the group consisting of TiW, TiN and TiWN, formed over said dielectric layer and over said top surface of said via plug, and
- a second metal interconnect layer formed over said barrier layer,
- whereby said via plug composed of metal from said metal interconnect layer extends from said interconnect layer up through said second high tensile stress layer and said dielectric layer.
- 14. A semiconductor device on a silicon semiconductor substrate comprising:
- a first high tensile stress layer on said semiconductor substrate said first high tensile stress layer comprising a material selected from the group consisting of TiN, Ti--W, TiN/Ti, TiW/Ti, and TiWN/Ti,
- a first metal interconnect structure formed over said first high tensile stress layer,
- said first metal interconnect structure comprising a material selected from the group consisting of aluminum, aluminum alloys with copper and aluminum alloys with silicon in small percentages,
- said first metal interconnect structure including a blanket layer and a via plug erupted from said blanket layer of said first metal interconnect layer extending upwardly therefrom, said via plug having a top surface and sidewalls,
- a second high tensile stress layer formed over said blanket layer and around said sidewalls of said via plug, said second high tensile stress layer comprising a material selected from the group consisting of TiN, Ti--W, and TiWN,
- a dielectric layer formed over said second high tensile stress layer around said sidewalls of said via plug,
- said dielectric layer being composed of a material selected from SiO.sub.2, BPSG, SOG, and (Si.sub.3 N.sub.4),
- a via hole formed through said dielectric layer and said second high tensile stress layer down to a contact area on the surface of said first metal interconnect layer, said via plug extending up through said via hole,
- a barrier layer comprising a material selected from the group consisting of TiW, TiN and TiWN, formed over said dielectric layer and over top surface of said via plug, and
- a second metal interconnect layer being formed over said barrier layer, said second metal interconnect layer comprising a material selected from the group consisting of aluminum, aluminum silicon, aluminum copper and aluminum silicon copper,
- whereby a via plug formed of metal erupted from said first metal interconnect layer fills said via space.
- 15. The device of claim 14 with said high tensile stress layers formed from a material selected from the group consisting of TiN and Ti--W.
- 16. The device of claim 15 comprising:
- said first high tensile stress layer on said semiconductor substrate said first high tensile stress layer having a thickness between about 600 .ANG. and about 2,000 .ANG.,
- said blanket layer of said first metal interconnect structure having a thickness between about 4,000 .ANG. and about 11,000 .ANG.,
- said second high tensile stress layer having a thickness between about 150 .ANG. and about 1,200 .ANG., and
- said dielectric layer over said second high tensile stress layer having a thickness between about 5,000 .ANG. and about 12,000 .ANG..
- 17. The device of claim 14 comprising:
- said first high tensile stress layer on said semiconductor substrate having a thickness between about 600 .ANG. and about 2,000 .ANG.,
- said blanket layer having a thickness between about 4,000 .ANG. and about 11,000 .ANG.,
- said second high tensile stress layer having a thickness between about 150 .ANG. and about 1,200 .ANG., and
- said dielectric layer over said second high tensile stress layer having a thickness between about 5,000 .ANG. and about 12,000 .ANG..
Parent Case Info
The application is a continuation of application Ser. No. 08/371,388 filed on Jan. 11, 1995 now abandoned, which was a division of application Ser. No. 08/270,668, filed Jul. 5, 1994, now U.S. Pat. No. 5,385,868.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Sze, VLSI Technology, McGraw-Hill Book Company, p. 409, (1988) no month. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
270668 |
Jul 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
371388 |
Jan 1995 |
|