1. Field of the Invention
The present invention relates to plasma reactor apparatus and processes. More specifically, the present invention relates to grounding a semiconductor substrate pedestal of a plasma reactor apparatus during a portion of a positive voltage power bias oscillation cycle to increase the energy of ion particles of the plasma to increase the feature charging effects regarding a substrate being etched using the plasma reactor.
2. State of the Art
Higher performance, lower cost, increased miniaturization of electronic components, and greater density of integrated circuits are ongoing goals of the computer industry. One commonly used technique to increase the density of integrated circuits involves stacking multiple layers of active and passive components one atop another to allow for multilevel electrical interconnection between devices formed on each of these layers. This multilevel electrical interconnection is generally achieved with a plurality of metal-filled vias (“contacts”) extending through dielectric layers which separate the component layers from one another. These vias are generally formed by etching through each dielectric layer using etching methods known in the industry, such as plasma etching. Plasma etching is also used in the forming of a variety of features for the electronic components of integrated circuits. In addition, vertical capacitors may be formed by etching the features of the wall of the capacitor in the capacitor dielectric and forming the remaining capacitor structure around the etched dielectric. Typically, the capacitance of the capacitor is proportional to the surface area of the wall of the capacitor etched in the dielectric material.
In plasma etching, a glow discharge is used to produce reactive species, such as atoms, radicals, and/or ions, from relatively inert gas molecules in a bulk gas, such as a fluorinated gas, such as CF4, CHF3, C2F6, CH2F2, SF6, or other freons, and mixtures thereof, in combination with a carrier gas, such as Ar, He, Ne, Kr, O2, or mixtures thereof. Essentially, a plasma etching process comprises: 1) reactive species are generated in a plasma from the bulk gas, 2) the reactive species diffuse to a surface of a material being etched, 3) the reactive species are absorbed on the surface of the material being etched, 4) a chemical reaction occurs which results in the formation of a volatile byproduct, 5) the byproduct is desorbed from the surface of the material being etched, and 6) the desorbed byproduct diffuses into the bulk gas.
As illustrated in drawing
In the etching chamber 202, a plasma 222 is initiated and maintained by inductively coupling AC energy from the first AC power source 204 into an atmosphere of gases in the etching chamber 202 and the plasma 222 which comprises mobile, positively and negatively charged particles and reactive species. An electric field develops in a sheath layer 224 around the plasma 222, accelerating charged species (not shown) toward the semiconductor substrate 208 by electrostatic coupling.
To assist with the etching, the potential difference between the plasma 222 and the semiconductor substrate 208 can be modulated by applying an oscillating bias power from the pedestal power bias source 216 to the pedestal 206, as illustrated in drawing
However, it is known that the plasma etch results, including profile modification, can occur if the features are charged enough to modify the trajectories of the ions and electrons that are injected into these features.
Illustrated in drawing
In order for feature charging to occur, the positively charged ions 248 and the negatively charged electrons 252 must become separated from one another. The positively charged ions 248 and negatively charged electrons 252 become separated by virtue of the structures being etched and by the differences in directionality and energy between the positive ions and electrons as they approach the feature being etched. As the structure (in this example, a via 254) is formed by etching, the aspect ratio (height to width ratio) becomes greater and greater. During plasma etching, the positively charged ions 248 are accelerated toward the patterned photoresist layer 246 and the material layer 244 in a relatively perpendicular manner, as illustrated in drawing
As shown in drawing
As shown in drawing
Thus, it can be appreciated that it would be advantageous to develop an apparatus and a process of utilizing a plasma reactor which maximizes or adds a controllable effect of feature charging while using inexpensive, commercially available semiconductor device fabrication components and without requiring complex processing steps.
The present invention relates to an apparatus and method of reorienting electrons generated in a plasma reactor to minimize the electrons' ability to penetrate a feature and therefore reduce charging inside the feature.
One embodiment of the present invention comprises an etching chamber in electrical communication with a first power source. The etching chamber further includes a pedestal to support a semiconductor substrate and an electrode opposing the pedestal. The electrode is in electrical communication with a second power source. The pedestal is in electrical communication with an AC power source. The etching chamber includes a second electrode in electrical communication with a second AC power source. The pedestal is further in electric communication with a triggerable, high-speed switch. When triggered, the switch closes to short the pedestal to ground. The AC power source is preferably in electrical communication with the switch through a signal line.
As previously discussed, the potential difference between the plasma and the semiconductor substrate can be modulated by applying an oscillating power from the pedestal power source to the semiconductor substrate. During the positive voltage phase, the substrate collects electron current from electrons that have enough energy to cross the plasma sheath. The difference between the instantaneous plasma potential and the surface potential defines the sheath potential drop. Since the plasma potential is more positive than the surface potential, this drop has a polarity that retards electron flow. Hence, only electrons with energy larger than this retarding potential are collected by the substrate. During the negative voltage phase, positive ions are collected by the substrate. These ions are accelerated by the sheath voltage drop and strike the substrate. However, the present invention comprises the shorting of the pedestal, either in a symmetrical manner or nonsymmetrical manner, during the positive voltage phase (i.e., during the time the negatively charged electrons flow to the wafer). This results in an increase in the electric field that retards electron flow to the wafer.
Negatively charged electrons are less affected by the DC bias at the semiconductor substrate than are positively charged ions and, thus, move in a more random manner. However, the shorting of the pedestal, according to the present invention, alters the difference between the potential of the plasma and potential of the semiconductor substrate for a part of the positive voltage phase. In addition, because the surface potential is made more negative relative to the plasma potential, only higher energy electrons can overcome this increased potential barrier and reach the surface. This results in more charging and a bigger difference between the positive voltage at the bottom of the feature and the negative voltage at the top of the feature. This increases the feature charging effects. In other words, the shorting of the pedestal increases the role of feature charging on the etch results.
The triggerable, high-speed switch is preferably controlled by the power output of the AC power source. Thus, when the power output of the AC power source reaches a first predetermined level, a first signal is sent from the AC power source or from a sensor (not shown coupled with the AC power source) to the triggerable, high-speed switch via the signal line. When the first signal is received by the switch, the switch closes to short the pedestal to ground. A second signal is sent from the AC power source or from a sensor (not shown coupled with the AC power source) to open the switch, which discontinues the grounding of the pedestal. The second signal can be sent when power output of the AC power source reaches a second predetermined level, or after a predetermined duration of time passes.
Thus, the present invention is capable of providing a simple and controllable method of effecting the quality and efficiency of plasma etching and is easily implemented on most existing plasma reactors.
Although the examples presented are directed to the formation of an opening with a plasma etching apparatus, it is understood that the present invention may be utilized in a variety of feature-formation and plasma processes.
While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
Referring to drawings
As illustrated in drawing
In the etching chamber 102, a plasma 122 is maintained by inductively coupling energy from the first power source 104 into the plasma 122, which comprises mobile, positively and negatively charged particles. An electric field, or bias voltage, develops in a sheath layer 124 around the plasma 122, accelerating the electrons and ions (not shown) toward the semiconductor substrate 108 by electrostatic coupling.
The pedestal 106 is further in electric communication with a triggerable, high-speed switch 126 interposed along an electrical path to ground 128. When triggered, the switch 126 closes to short the pedestal 106 to ground 128. The AC power source 116 is preferably in electrical communication with the switch 126 with a signal line 132.
As previously discussed, the potential difference between the plasma 122 and the semiconductor substrate 108 can be modulated by applying an oscillating bias power from the pedestal AC pulsed power source 116 to the semiconductor substrate 108, as illustrated in drawing
As previously discussed and illustrated in prior art drawing
Referring again to drawing
In using the present invention to etch typical dielectric material used in a semiconductor device, for a common IPS plasma etcher, sold by Applied Materials, the etcher would operate at a power level of approximately 800 watts having a power level bias of approximately 700 watts using a CHF3 gas at a flow rate of approximately 22 sccm, the roof temperature of the etcher being independently controlled, and at a pressure level of approximately 20 mtorr. The roof temperature is set to approximately 140° C. and the ring temperature to approximately 200° C. with the bias frequency in the range of 1.7+/−0.2 MHZ. Under these conditions, the rf voltage at the wafer surface is estimated to be approximately in the range of 300 to 400 volts AC with the plasma having a potential below 50 volts at its peak.
In other instances, the present invention may be used to etch metal used in semiconductor devices, such as etching conductors in semiconductor devices. During the time that the conductor is etching, there is no feature charging. However, most metal etches finish on an insulator, including overetching. During this period, the bottom of the feature can charge up since it is an insulator, and the effects of feature charging can begin. For example, the conductor profile could be made re-entrant during the overetch if the feature charging is increased.
The present invention is particularly useful in the formation of high aspect ratio contact holes or apertures in dielectric material used in semiconductor devices. For instance, high aspect ratio contact holes or apertures in dielectric material may have a ratio of height to diameter of greater than 5:1 using the present invention.
Additionally, if desired, an aperture 254, opening 254, via 254 or hole 254 may be formed having a plurality of bulges 255 therein using the present invention as illustrated in drawing
For instance, during the deposition of a dielectric into a high aspect ratio feature, the controlled increase in feature charging can be used to reduce ion energy to the bottom of the feature and vary the film deposition rate and film properties in the feature. For example, a fill could be made to form a bread-loaf shape of dielectric material at the top of the feature while having a low deposition rate inside the feature. This allows voids to be formed by increasing the feature charging during the deposition of the dielectric material.
Thus, the present invention is capable of providing a simple and controllable method of affecting the quality and efficiency of plasma etching and is easily implemented on most existing plasma reactors. Furthermore, although the examples presented are directed to the formation of a via, it is understood that the present invention may be utilized in a variety of feature formation and plasma processes.
Having thus described in detail preferred embodiments of the present invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope thereof.
This application is a continuation of application Ser. No. 09/649,748, filed Aug. 28, 2000, now U.S. Pat. No. 6,485,572 issued Nov. 26, 2002.
Number | Name | Date | Kind |
---|---|---|---|
3672985 | Nathanson et al. | Jun 1972 | A |
3860507 | Vossen, Jr. | Jan 1975 | A |
4438315 | Toyda et al. | Mar 1984 | A |
4808258 | Otsubo et al. | Feb 1989 | A |
4963239 | Shimamura et al. | Oct 1990 | A |
5315145 | Lukaszek | May 1994 | A |
5322806 | Kohno et al. | Jun 1994 | A |
5344792 | Sandhu et al. | Sep 1994 | A |
5352324 | Gotoh et al. | Oct 1994 | A |
5362358 | Yamagata et al. | Nov 1994 | A |
5378311 | Nagayama et al. | Jan 1995 | A |
5435886 | Fujiwara et al. | Jul 1995 | A |
5441595 | Yamagata et al. | Aug 1995 | A |
5460684 | Saeki et al. | Oct 1995 | A |
5508227 | Chan et al. | Apr 1996 | A |
5520740 | Kanai et al. | May 1996 | A |
5527391 | Echizen et al. | Jun 1996 | A |
5545258 | Katayama et al. | Aug 1996 | A |
5614060 | Hanawa | Mar 1997 | A |
5705081 | Inazawa et al. | Jan 1998 | A |
5714010 | Matsuyama et al. | Feb 1998 | A |
5810982 | Sellers | Sep 1998 | A |
5859469 | Rynne | Jan 1999 | A |
5869877 | Patrick et al. | Feb 1999 | A |
5917286 | Scholl et al. | Jun 1999 | A |
6051114 | Yao et al. | Apr 2000 | A |
6099747 | Usami | Aug 2000 | A |
6121161 | Rossman et al. | Sep 2000 | A |
6136214 | Mori et al. | Oct 2000 | A |
6201208 | Wendt et al. | Mar 2001 | B1 |
6214160 | Dornfest et al. | Apr 2001 | B1 |
6217721 | Xu et al. | Apr 2001 | B1 |
6218196 | Ise et al. | Apr 2001 | B1 |
6220201 | Nowak et al. | Apr 2001 | B1 |
6231777 | Kofuji et al. | May 2001 | B1 |
6344419 | Forster et al. | Feb 2002 | B1 |
6432834 | Kim | Aug 2002 | B1 |
6544895 | Donohoe | Apr 2003 | B1 |
6589437 | Collins | Jul 2003 | B1 |
20060194437 | Hedberg et al. | Aug 2006 | A1 |
Number | Date | Country |
---|---|---|
0 710 977 | May 1996 | EP |
0734046 | Sep 1996 | EP |
0854205 | Jul 1998 | EP |
0710977 | Mar 2000 | EP |
64-073620 | Mar 1989 | JP |
06053176 | Feb 1994 | JP |
06-338476 | Dec 1994 | JP |
07-283206 | Oct 1995 | JP |
08-031596 | Feb 1996 | JP |
08-045903 | Feb 1996 | JP |
08-083776 | Mar 1996 | JP |
08-124902 | May 1996 | JP |
08-139077 | May 1996 | JP |
08255782 | Oct 1996 | JP |
09-260360 | Oct 1997 | JP |
10-107012 | Apr 1998 | JP |
10-270419 | Sep 1998 | JP |
10261498 | Sep 1998 | JP |
10270419 | Oct 1998 | JP |
2000054125 | Feb 2000 | JP |
2000-188284 | Jul 2000 | JP |
2000-223480 | Aug 2000 | JP |
2000-224796 | Aug 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20020189544 A1 | Dec 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09649748 | Aug 2000 | US |
Child | 10219436 | US |