Claims
- 1. A method of forming a contact opening for a semiconductor device, comprising:
providing a substrate having an active element on a first surface thereof, a barrier layer over said substrate first surface, a silicon hard mask over said barrier layer, and at least one aperture in said silicon hard mask and said barrier layer to expose said active element; depositing a silicidable material over said silicon hard mask; annealing said silicidable material to form a mask silicide layer from a reaction between said silicon hard mask and said silicidable material; and removing said mask silicide layer.
- 2. The method of claim 1, wherein said removing said mask suicide layer is effected by abrasion.
- 3. The method of claim 1, wherein said removing said mask silicide layer is effected by chemical mechanical planarization.
- 4. A method of forming a contact for a semiconductor device, comprising:
providing a substrate having an active element on a first surface thereof, a barrier layer over said substrate first surface, a silicon hard mask over said barrier layer, and at least one aperture in said silicon hard mask and said barrier layer to expose said active element; depositing a silicidable material over said silicon hard mask; annealing said silicidable material to form a mask silicide layer from a reaction between said silicon hard mask and said silicidable material; and depositing a conductive material within said contact opening.
- 5. The method of claim 4, further comprising removing said mask silicide layer.
- 6. The method of claim 5, wherein said removing said mask silicide layer is effected by abrasion.
- 7. The method of claim 5, wherein said removing said mask silicide layer is effected by chemical mechanical planarization.
- 8. The method of claim 5, wherein said mask silicide layer is removed prior to depositing said conductive material within said contact opening.
- 9. The method of claim 5, wherein said mask silicide layer is removed after depositing said conductive material within said contact opening.
- 10. A method of forming a DRAM chip, comprising:
providing a substrate having an active element on a first surface thereof, a dielectric layer over said substrate first surface, a polysilicon mask over said dielectric layer, and at least one aperture in said polysilicon mask and said dielectric layer to expose said active element; depositing a silicidable material over said polysilicon mask; annealing said silicidable material to form a mask silicide layer from a reaction between said polysilicon mask and said silicidable material; and removing said mask suicide layer.
- 11. The method of claim 10, wherein said removing said mask silicide layer is effected by abrasion.
- 12. The method of claim 10, wherein said removing said mask silicide layer is effected by chemical mechanical planarization.
- 13. A method of forming a DRAM chip, comprising:
providing a substrate having an active element on a first surface thereof, a dielectric layer over said substrate first surface, a polysilicon mask over said dielectric layer, and at least one aperture in said polysilicon mask and said dielectric layer to expose said active element; depositing a silicidable material over said polysilicon mask; annealing said silicidable material to form a mask silicide layer from a reaction between said polysilicon mask and said silicidable material; and depositing a conductive material within said at least one aperture.
- 14. The method of claim 13, further comprising removing said mask silicide layer.
- 15. The method of claim 14, wherein said removing said mask silicide layer is effected by abrasion.
- 16. The method of claim 14, wherein said removing said mask silicide layer is effected by chemical mechanical planarization.
- 17. The method of claim 14, wherein said mask silicide layer is removed prior to depositing said conductive material within said at least one aperture.
- 18. The method of claim 14, wherein said mask silicide layer is removed after depositing said conductive material within said at least one aperture.
- 19. A method of forming a semiconductor structure, comprising:
providing a substrate having an active element on a first surface thereof, a barrier layer over said substrate first surface, a silicon hard mask over said barrier layer, and at least one aperture in said silicon hard mask and said barrier layer to expose said active element; depositing a silicidable material over said silicon hard mask; and annealing said silicidable material to form a mask silicide layer from a reaction between said silicon hard mask and said silicidable material.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Serial No. 10/107,764, filed Mar. 27, 2002, pending which is a continuation of application Ser. No. 09/651,462, filed Aug. 30, 2000, now U.S. Pat. No. 6,461,963 B1, issued Oct. 8, 2002.
Continuations (2)
|
Number |
Date |
Country |
Parent |
10107764 |
Mar 2002 |
US |
Child |
10352464 |
Jan 2003 |
US |
Parent |
09651462 |
Aug 2000 |
US |
Child |
10107764 |
Mar 2002 |
US |