Claims
- 1. A wafer for forming an integrated circuit thereon, the wafer comprising a substantially circular contour portion, at least one substantially flat portion for defining a crystal orientation, and connecting portions, disposed between the circular contour portion of the wafer and respective ends of the at least one substantially flat portion, and wherein the connecting portions are chamfered in a thickness direction thereof and in a plane parallel to a major surface thereof to form curvilinear contours so as to prevent a chipping of the wafer at the connecting portion during a processing thereof.
- 2. A wafer according to claim 1, wherein the wafer is of a substantially single crystal.
- 3. A wafer according to claim 1, wherein said wafer includes a semiconductor material as a main component thereof.
- 4. A wafer according to claim 3, wherein the semiconductor material is Si.
- 5. A wafer characterized in that joint regions between a contour of the wafer and a cut-away portion thereof are chamfered in a thickness direction thereof and in a plane parallel to a major surface thereof wherein the chamfering is performed in the plane parallel to a major surface of the wafer curvilinearly along inscribed circles common to the wafer contour and the cut-away portion, and a radius of each inscribed circle is determined by the following expression: ##EQU9## r=radius of the inscribed circle, R=radius of the wafer,
- a=half of a length of an unchamfered portion in a positioning removal portion,
- b=half of a full length of the positioning removal portion before the chamfering,
- W=width of the wafer, and
- B=length of wafer and end face portion.
- 6. A wafer according to claim 5, wherein the wafer is of a substantially single crystal.
- 7. A method of working a substantially circular wafer for forming an integrated circuit thereon, the method comprising the steps of forming at least one substantially flat contour portion for defining a crystal orientation of the wafer, and chamfering connecting portions disposed between respective ends of the at least one substantially flat portion of the wafer at least ina plane parallel to a major surface of the wafer to form circular contours so as to prevent chipping of the connecting portions of the wafer during subsequent processing thereof.
- 8. A method of working a wafer according to claim 7, wherein said wafer includes a semiconductor material as a main component thereof.
- 9. A method of working a wafer according to claim 7, wherein the chamfering in the plane parallel to a major surface is performed simultaneously with chamfering of an outer peripheral part of the wafer in a thickness direction of the wafer.
- 10. A method of working a wafer, the method comprising the steps of forming a substantially flat portion in a contour of the wafer, and chamfering joint regions between respective ends of the substantially flat portion of the wafer and the contour of the wafer, wherein the chamfering is performed curvilinearly along inscribed circles in an area common to said outer contour of the wafer and said substantially flat portion.
- 11. A method of working a wafer characterized by forming a cut-away portion of the wafer in a contour thereof, and chamfering joint regions between the wafer cut-away portion and the resulting wafer contour and in a plane parallel to a major surface thereof, wherein the chamfering in a plane parallel to a major surface is performed curvilineararly along inscribed circles common to said wafer contour and said wafer cut-away portion, and a radius of each inscribed circle is determined by the following expression: ##EQU10## where: r=radius of the inscribed circle,
- R=radius of the wafer,
- a=half of the length of an unchamfered portion im the wafer cut-away portion,
- b=half of a full length of the wafer cut-away portion before the chamfering,
- W=width of the wafer, and
- B=length of a wafer end face portion.
- 12. A method of fabricating an integrated circuit, the method comprising the steps of:
- providing a substantially circular wafer, forming at least one substantially flat contour portion for defining a crystal orientation of the wafer, chamfering connecting portions of the substantially circular contour of the wafer disposed between respective ends of the at least one substantially flat portion of the wafer and the substantially circular contour of the wafer at least in a plane parallel to a major surface of the wafer to form curvilinear contours so as to prevent chipping of the connecting portions of the wafer during subsequent processing thereof, and forming an integrated circuit on the processed wafer.
- 13. A method for fabricating an integrated circuit according to claim 12, wherein the step of chamfering is carried out by mechanical means.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-131949 |
Jul 1982 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 741,107, filed June 4, 1985, abandoned, which is a continuation of Ser. No. 517,405 filed July 26, 1983, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0060567 |
May 1977 |
JPX |
53-38594 |
Oct 1978 |
JPX |
0105638 |
Aug 1981 |
JPX |
0043410 |
Mar 1982 |
JPX |
922150 |
Mar 1963 |
GBX |
975960 |
Nov 1964 |
GBX |
Non-Patent Literature Citations (4)
Entry |
"Silicon Wafers with Optimum Edge Rounding," Solid State Technology, pp. 16-17, May 1976. |
Semiconductor Silicon Manufacturing and Machining Using Diamond Tools-G. Janus, Burghausen. |
IBM Tecnical Disclosure Bulletin, vol. 22, No. 3 "Diagnostic Method for Locating the Wafer Position in a Crystal". |
IBM Technical Disclosure Bulletin, vol. 11, No. 12, "Diffusion Boat". |
Continuations (2)
|
Number |
Date |
Country |
Parent |
741107 |
Jun 1985 |
|
Parent |
517405 |
Jul 1983 |
|