Claims
- 1. A wafer for forming an integrated circuit thereon, the wafer comprising:
- a main surface on which an integrated circuit is to be formed;
- a substantially circular contour portion surrounding said main surface;
- a curved notch formed in said circular contour portion; and
- connecting portions defined between said circular contour portion and said curved notch, wherein said connecting portions are chamfered in a plane parallel to said main surface.
- 2. A wafer according to claim 1, wherein the chamfer of each of said connecting portions lies within the range defined by the points of an inscribed circle common to both the circular contour portion and the curved notch, and a radius of each inscribed circle is determined by the following expression: ##EQU9## where r=radius of the inscribed circle,
- R=radius of the wafer,
- a=half of a length of an unchamfered portion in a positioning removal portion,
- b=half of a full length of the positioning removal portion before the chamfering,
- W=width of the wafer, and
- B=length of wafer end face portion.
- 3. A wafer according to claim 1, wherein at least one of said connecting portions is rectilinearly chamfered in a plane parallel to said main surface.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-131949 |
Jul 1982 |
JPX |
|
Parent Case Info
This is a continuation application of application Ser. No. 07/240,806 filed Sep. 7, 1988 and now abandoned which, in turn, is a divisional application of application Ser. No. 830,754 filed Feb. 19, 1986, now U.S. Pat. No. 4,783,225 issued Nov. 8, 1988, which, in turn, is a continuation application of application Ser. No. 741,107 filed Jun. 4, 1985, now abandoned, which, in turn, is a continuation application of application Ser. No. 517,405 filed Jul. 26, 1983, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0060567 |
May 1977 |
JPX |
5338594 |
Oct 1978 |
JPX |
0072034 |
May 1980 |
JPX |
0105638 |
Aug 1981 |
JPX |
0043410 |
Mar 1982 |
JPX |
58-23430 |
Feb 1983 |
JPX |
0196512 |
Aug 1986 |
JPX |
922150 |
Mar 1963 |
GBX |
975960 |
Nov 1964 |
GBX |
Non-Patent Literature Citations (6)
Entry |
IBM Technical Disclosure Bulletin, vol. 22, No. 3 (Aug. 1979), "Diagnostic Method for Locating the Wafer Position in a Crystal". |
IBM Technical Disclosure Bulletin, vol. 11, No. 12, (May 1969), "Duffusion Boat". |
Semiconductor Silicon Manufacturing and Machining Using Diamond Tools-G. Janus, Burghausen, IDR13 Nr. 3, pp. 234-242 (1979). |
Silicon Wafers with Optimum Edge Rounding, Solid State Technology, pp. 16-17, May 1976. |
Solid State Technology, May 1976, vol. 19, Magazine 5, pp. 37-42. |
Industrie Diamanten Rundschau, IDR 13 (1979), No. 3, pp. 234-242 (in German). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
830754 |
Feb 1986 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
240806 |
Sep 1988 |
|
Parent |
741107 |
Jun 1985 |
|
Parent |
517405 |
Jul 1983 |
|