The present disclosure relates to semiconductor structures and, more particularly, to a wafer with crystalline silicon and a trap rich polysilicon region and methods of manufacture.
Bulk silicon substrates are less costly than silicon-on-insulator (SOI) substrates. Generally, an SOI substrate includes a thin device layer of silicon, a handle substrate, and a thin buried oxide (BOX) layer, physically separating and electrically isolating the device layer from the handle substrate.
Devices fabricated using SOI technologies may exhibit certain performance improvements in comparison with comparable devices built in a bulk silicon substrate. For example, in contrast to an SOI substrate, a bulk silicon substrate is characterized by poor device isolation from harmonic generation. High resistivity wafers are used for ˜1 to 10 GHz rf applications to reduce substrate rf losses.
In an aspect of the disclosure, a structure comprises: a semiconductor-on-insulator (SOI) wafer comprising a lower crystalline semiconductor layer, a polysilicon layer over the lower crystalline semiconductor layer, an upper crystalline semiconductor layer over the polysilicon layer, a buried insulator layer over the upper crystalline semiconductor layer, and a top crystalline semiconductor layer over the buried insulator layer.
In an aspect of the disclosure, a structure comprises: a wafer composed of a trap rich polysilicon layer and a crystalline semiconductor material above the trap rich polysilicon layer; a buried oxide layer on a surface of the crystalline semiconductor material; and a crystalline semiconductor layer over the buried oxide layer.
In an aspect of the disclosure, a method comprising: forming a trap rich portion in a wafer under a single crystalline portion; forming an insulator layer over the single crystalline portion, the single crystalline portion providing a separation between the trap rich portion and the insulator layer; and forming a semiconductor layer over the insulator layer.
The present disclosure is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present disclosure.
The present disclosure relates to semiconductor structures and, more particularly, to a wafer with crystalline silicon and trap rich polysilicon layer and methods of manufacture. More specifically, the present disclosure provides a silicon on insulator (SOI) wafer with crystalline silicon that separates a trap rich polysilicon layer from a buried oxide layer and methods of manufacture. Advantageously, the present disclosure provides improved linearity for a field effect transistor, amongst other advantages.
In embodiments, the wafer is substrate on insulator (SOI) technology. The wafer includes a thin silicon layer, a buried oxide layer, and a single crystalline silicon handle wafer with a trap rich polysilicon layer. The thin silicon layer can be a single crystalline material, e.g., single crystalline silicon. The silicon layer and single crystalline silicon can also be composed of other single crystalline substrate materials. The trap rich polysilicon layer is under and separated from the buried oxide layer. In further embodiments, the crystalline silicon under the buried oxide layer can be for a FET or NPN body contact and the trap rich polysilicon layer will provide improved linearity.
In more specific embodiments, the structure comprises a substrate and a trap rich layer. A first crystalline layer is provided over the trap rich layer, with a dielectric layer (e.g., buried oxide layer) over the first crystalline layer. The first crystalline layer will provide separation between the trap rich layer and the dielectric layer. A second crystalline layer is provided over the buried dielectric layer, thereby forming a SOI wafer with the trap rich layer separated from the buried oxide layer. In embodiments, the first and second crystalline layers can be single crystalline Si and the buried dielectric layer can be oxide material. And, in embodiments, the trap rich layer contains a polysilicon crystalline material.
The structures of the present disclosure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the structures of the present disclosure have been adopted from integrated circuit (IC) technology. For example, the structures are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the structures uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
In
As shown in
Referring to
Moreover, as shown in
In
In this embodiment, the rapid thermal anneal process will leave a trap rich polysilicon extension region 18a extending to the surface of the recrystallized surface 12b, with a pattern corresponding to that of the patterned oxide material. The trap rich polysilicon extension region 18a is also surrounded by the single crystalline region 12b, with a portion contacting the buried oxide layer 20 (see
As shown in
Still referring to
The wafers described herein can be utilized in system on chip (SoC) technology. It should be understood by those of skill in the art that SoC is an integrated circuit (also known as a “chip”) that integrates all components of an electronic system on a single chip or substrate. As the components are integrated on a single substrate, SoCs consume much less power and take up much less area than multi-chip designs with equivalent functionality. Because of this, SoCs are becoming the dominant force in the mobile computing (such as in Smartphones) and edge computing markets. SoC is also commonly used in embedded systems and the Internet of Things.
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
5374564 | Bruel | Dec 1994 | A |
6177708 | Kuang et al. | Jan 2001 | B1 |
6258688 | Tsai | Jul 2001 | B1 |
8299537 | Greco et al. | Oct 2012 | B2 |
8466036 | Brindle et al. | Jun 2013 | B2 |
9129800 | Allibert et al. | Sep 2015 | B2 |
9269591 | Kalnitsky et al. | Feb 2016 | B2 |
9923527 | McKay | May 2018 | B2 |
10192779 | Shank et al. | Jan 2019 | B1 |
20120238070 | Libbert | Sep 2012 | A1 |
20150004778 | Botula | Jan 2015 | A1 |
20160181313 | Kadono et al. | Jun 2016 | A1 |
20180096884 | Shank et al. | Apr 2018 | A1 |
20180114720 | Wang | Apr 2018 | A1 |
20190057868 | Englekirk et al. | Feb 2019 | A1 |
20210083058 | Kadono | Mar 2021 | A1 |
Number | Date | Country |
---|---|---|
20070118626 | Dec 2007 | KR |
201703105 | Jan 2017 | TW |
2016081363 | May 2016 | WO |
Entry |
---|
Zhao et al., “Power and performance comparision of body bias in 28HPC and back bias in 22FDX”, IEEE, 2017, 3 pages. |
Taiwanese Office Action and Search Report in TW Application No. 109144121 dated Sep. 22, 2021, 10 pages. |
Number | Date | Country | |
---|---|---|---|
20210217850 A1 | Jul 2021 | US |