Claims
- 1. A dynamic random access memory (DRAM) comprising:charge storage cells formed at intersections of word lines and complementary bit line pairs; bit line sense amplifiers for sensing bit line data; primary data buses for transferring said sensed bit line data from said bit line pairs, said data buses running in a direction parallel to said bit line pairs; and read and write amplifiers coupled to said data buses for respectively reading said sensed bit line data from said data buses to data outputs and writing buffered input data to said data buses from data inputs without secondary databuses.
- 2. A memory as in claim 1 wherein said memory is embedded within an application specific integrated circuit (ASIC).
- 3. An embedded dynamic random access memory (DRAM) comprising:charge storage cells formed at intersections of word lines and complementary bit line pairs; bit line sense amplifiers for fully sensing bit line data to full logic levels; complementary data bus pairs for transferring said fully sensed bit line data from said bit line pairs, said data bus pairs running in a direction parallel to said bit line pairs; and a plurality of data bus sense amplifiers coupled to the complementary data bus pairs for sensing selectable pages of data and transferring the data to cache registers.
- 4. An embedded memory as in claim 3 wherein said memory is embedded within an application specific integrated circuit (ASIC).
- 5. A DRAM as claimed in claim 1 wherein the primary data buses are multiplexed by plural rows of bitline sense amplifiers.
- 6. A DRAM as claimed in claim 1 wherein the bitline sense amplifiers fully sense bitline data to full logic levels.
- 7. A DRAM as claimed in claim 1 wherein the primary data buses are complementary data bus pairs.
RELATED APPLICATIONS
This application is a Continuation of application Ser. No. 10/056,818 filed on Jan. 24, 2002, which is now abandoned, which is a Continuation of application Ser. No. 09/761,297 filed on Jan. 16, 2001, now U.S. Pat. No. 6,366,491, which is a Continuation of application Ser. No. 08/986,358 filed on Dec. 8, 1997, now U.S. Pat. No. 6,195,282, which is a Continuation of application Ser. No. 08/226,034 filed on Apr. 11, 1994, now U.S. Pat. No. 5,742,544. The entire teachings of the above applications are incorporated herein by reference.
US Referenced Citations (10)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 359 203 |
Mar 1990 |
EP |
0 503 504 |
Sep 1992 |
EP |
61-48194 |
Mar 1986 |
JP |
63-46696 |
Feb 1988 |
JP |
1-241093 |
Sep 1989 |
JP |
4-30385 |
Feb 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
Inoue, Michihiro et al., “A 16-Mbit DRAM with a Relaxed Sense-Amplifier-Pitch Open-Bit-Line Architecture,” IEEE Journal of Solid-State Circuits, vol. 33, No. 5, Oct. 1988, pp. 1104-1112. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
10/056818 |
Jan 2002 |
US |
Child |
10/278195 |
|
US |
Parent |
09/761297 |
Jan 2001 |
US |
Child |
10/056818 |
|
US |
Parent |
08/986358 |
Dec 1997 |
US |
Child |
09/761297 |
|
US |
Parent |
08/226034 |
Apr 1994 |
US |
Child |
08/986358 |
|
US |