The present application is based upon and claims the benefit of priority to Japanese Patent Application No. 2014-182087, filed Sep. 8, 2014, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a wiring board with a built-in electronic component having via conductors connected to electrode terminals of the electronic component, and to a method for manufacturing the wiring board with a built-in electronic component.
2. Description of Background Art
International Publication No. 2007/129545 describes a wiring board with a built-in electronic component, in which via formation holes are formed by laser processing in an insulating layer laminated on an electronic component and via conductors are formed in the via formation holes. The entire contents of this publication are incorporated herein by reference.
According to one aspect of the present invention, a wiring board with a built-in electronic component includes a substrate having a cavity, an electronic component accommodated in the cavity and having electrode terminals, an insulating layer formed on the substrate such that the insulating layer is covering the electronic component in the cavity, and via conductors formed through the insulating layer and including first via conductors and second via conductors such that the second via conductors are connected to the electrode terminals of the electronic component, respectively. The via conductors are formed in via formation holes penetrating through the insulating layer, respectively, and the via formation holes include first via formation holes and second via formation holes such that the second via formation holes are exposing the electrode terminals of the electronic component, respectively, and that a second via formation hole has a diameter which is smaller than a diameter of a first via formation hole.
According to another aspect of the present invention, a method for manufacturing a wiring board with a built-in electronic component includes accommodating an electronic component having electrode terminals in a cavity of a substrate, forming an insulating layer on the substrate such that the insulating layer is covering the electronic component in the cavity, applying laser processing to the insulating layer such that via formation holes are formed penetrating through the insulating layer, and forming via conductors in the via formation holes such that the via conductors are formed through the insulating layer. The applying of the laser processing includes forming the via hole formation holes including first via formation holes and second via formation holes such that the second via formation holes are exposing the electrode terminals of the electronic component, respectively, and that a second via formation hole has a diameter which is smaller than a diameter of a first via formation hole, and the forming of the via conductors includes forming the via conductors including first via conductors and second via conductors such that the second via conductors are connected to the electrode terminals of the electronic component, respectively.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
In the following, an embodiment of the present invention is described based on
As illustrated in
The core substrate 11 has a thickness of about 700 μm. A core conductor layer 12 is formed on each of both the front and back surfaces of the core substrate 11. The core conductor layer 12 has a thickness of about 35 μm. The build-up insulating layers 15 are each formed of an insulating material and each have a thickness of about 10-30 μm. The build-up conductor layers 16 are each formed of metal (such as copper) and each have a thickness of about 10-15 μm.
The front side core conductor layer 12 and the back side core conductor layer 12 are connected by through-hole conductors 13 that penetrate through the core substrate 11. The through-hole conductors 13 are formed, for example, by forming copper plating on wall surfaces of through holes (13A) that penetrate through the core substrate 11.
An innermost build-up conductor layer 16, which is closest to the core substrate 11, and the core conductor layer 12 are connected by via conductors 17 that penetrate through an innermost build-up insulating layer 15. Further, build-up conductor layers (16, 16) that are adjacent to each other in a lamination direction are connected by via conductors 18 that penetrate through a build-up insulating layer 15 that is positioned between the build-up conductor layers (16, 16).
A conductor circuit layer (31B) and a plane layer (31A) are formed in a second build-up conductor layer (16B) that is among the build-up conductor layers 16 laminated on the F surface (11F) side of the core substrate 11 and is positioned second from an outer side. The plane layer (31A) is formed in a solid shape as a ground layer that is grounded. The plane layer (31A) is formed near a central portion of the substrate 10 with a cavity, and the conductor circuit layer (31B) is formed in a manner sandwiching the plane layer (31A) from both sides.
In a first build-up conductor layer (16A) that is among the build-up conductor layers 16 laminated on the F surface (11F) side of the core substrate 11 and is positioned outermost, an outer side conductor circuit layer 35 is formed that is connected via the via conductor 18 to the conductor circuit layer (31B). Further, a protective layer 34 is laminated on the first build-up conductor layer (16A). The protective layer 34 is formed of the same material as the build-up insulating layers 15. The protective layer 34 has a thickness of about 7-15 μm and is thinner than each of the build-up insulating layers 15. The protective layer 34 forms an F surface (10F), which is a front side surface of the substrate 10 with a cavity, and a B surface (10B), which is a back side surface of the substrate 10 with a cavity. However, it is also possible that the protective layer 34 is not formed on the back side surface of the substrate 10 with a cavity.
The cavity 30 that has an opening (30A) on the F surface (10F) is formed in the substrate 10 with a cavity. The cavity 30 penetrates through a first build-up insulating layer (15A) that is positioned on an outermost side and the protective layer 34, and exposes the plane layer (31A) as a bottom surface.
As illustrated in
As illustrated in
Specifically, as illustrated in
As illustrated in
The conductor pads 23 are connected via conductor vias 25 to the outer side conductor circuit layer 35 of the first build-up conductor layer (16A) or the interposer 80. Specifically, the first conductor pads (23A) are connected via first via conductors (25A) to the outer side conductor circuit layer 35, and the second conductor pads (23B) are connected via second via conductors (25B) to the interposer 80. According to the present embodiment, the outer side conductor circuit layer 35 corresponds to a “conductor circuit layer,” and the first build-up insulating layer (15A) of the substrate 10 with a cavity corresponds to an “inner side insulating layer.”
The first via conductors (25A) are formed by filling plating in first via formation holes (45A) that penetrate through the outer side build-up insulating layer 21 and the bonding layer 34. The second via conductors (25B) are formed by filling plating in second via formation holes (45B) that penetrate through the outer side build-up insulating layer 21. The first via formation holes (45A) are formed on the outer side of the cavity 30 when viewed from the thickness direction. The second via formation holes (45B) are formed on the interposer 80 and expose electrode terminals (not illustrated in the drawings) that are formed on an upper surface of the interposer 80 The second via formation holes (45B) have a hole diameter smaller than that of the first via formation holes (45A). Specifically, the hole diameter of the first via formation holes (45A) is 50-80 μm, and the hole diameter of the second via formation holes (45B) is 20-40 μm. Further, an interval (pitch) between the first via formation holes (45A, 45A) is 70-160 μm, and an interval (pitch) between the second via formation holes (45B, 45B) is 35-80 μm. According to the present embodiment, the outer side build-up insulating layer 21 corresponds to an “outer side insulating layer.” Further, the first via formation holes (45A) and the second via formation holes (45B) form “via formation holes.”
As illustrated in
F-surface plating layers 41 are respectively formed on the first conductor pads (23A) and the second conductor pads (23B). The F-surface plating layers 41n the first conductor pads (23A) are respectively filled in the first openings (27A) and each protrude in a bump-like shape to an outer side of the F-surface solder resist layer (29F). Further, similar to the F-surface plating layers 41 on the first conductor pads (23A), the F-surface plating layers 41 on the second conductor pads (23B) are also respectively filled in the second openings (27B) and each protrude in a bump-like shape to the outer side of the F-surface solder resist layer (29F). An amount of the protrusion from the outer surface of the second solder resist layer (29F) is substantially the same among the F-surface plating layers 41. The F-surface plating layers 41 are each formed by electroless Ni/Pd/Au metal layers. Of the electroless Ni/Pd/Au metal layers, the Ni layer (41L) has a thickness of 15-30 μm; the Pd layer (41M) has a thickness of 0.1-1 μm; and the Au layer (41N) has a thickness of 0.03-0.1 μm. A protruding height of the Ni layer (41L) from the upper surface of the solder resist layer 29 is 3-10 μm.
As illustrated in
The third via conductors 26 are formed by filling plating in third via formation holes 46 that penetrate through the outer side build-up insulating layer 21 and the protective layer 34. A hole diameter of the third via formation holes 46 is 50-100 μm, and an interval (pitch) between the third via formation holes (46, 46) is 0.2-1.5 mm. The third via formation holes 46 are each formed in a tapered shape similar to the first via formation holes (45A).
B-surface plating layers 42 are respectively formed on the third conductor pads 24. The B-surface plating layers 42 are respectively formed at bottoms of the third openings 28, and are recessed with respect to an outer surface of the B-surface solder resist layer (29B). Similar to the F-surface plating layers 41, the B-surface plating layers 42 are each formed by electroless Ni/Pd/Au metal layers. In each of the B-surface plating layers 42, the Ni layer has a thickness of 3-10 μm; the Pd layer has a thickness of 0.1-1 μm; and the Au layer has a thickness of 0.03-0.1 μm. A surface treatment of the B surface is not particularly limited, for example, may be a surface treatment in which electroless Ni/Au layers, an OSP layer and the like are formed.
The description about the structure of the wiring board 100 with a built-in electronic component is as given above. Next, a method for manufacturing the wiring board 100 with a built-in electronic component is described. Here, the wiring board 100 with a built-in electronic component is manufactured using the substrate 10 with a cavity. Therefore, in the following, first, a method for manufacturing the substrate 10 with a cavity is described.
The substrate 10 with a cavity is manufactured as follows.
(1) As illustrated in
(2) By an electroless plating treatment, a plating resist treatment and an electrolytic plating treatment, the core conductor layer 12 is formed on each of the F surface (11F) and the B surface (11B) of the core substrate 11, and the through-hole conductors 13 are formed on the inner surfaces of the through holes (13A) (see
(3) As illustrated in
(4) Similar to the process of
(5) As illustrated in
(6) As illustrated in
(7) As illustrated in
(8) As illustrated in
(9) The plane layer (31A) that is exposed as the bottom surface of the cavity 30 is subjected to a desmear treatment, and the roughened layer 36 is formed on the surface of the plane layer (31A) by a roughening treatment. When the desmear treatment is performed, the conductor circuit layer (31B) that is contained in the second build-up conductor layer (16B) is protected by the protective layer 34. As a result, the substrate 10 with a cavity illustrated in
The above is the description of the method for manufacturing the substrate 10 with a cavity. Next, a method for manufacturing the wiring board 100 with a built-in electronic component using the substrate 10 with a cavity is described.
The wiring board 100 with a built-in electronic component is manufactured as follows.
(1) As illustrated in
(2) The outer side build-up insulating layer 21 made of the same material as the build-up insulating layers 15 is laminated on each of the F surface (10F) and the B surface (10B) of the substrate 10 with a cavity (see
(3) The first via formation holes (45A) are formed in the outer side build-up insulating layer 21 and the protective layer 34 by irradiating infrared laser (for example, CO2 laser having a wavelength of 1-10 μm) from the F surface (10F) side of the substrate 10 with a cavity (see
(4) An electroless plating treatment, a plating resist treatment and an electrolytic plating treatment are performed. The first via conductors (25A) and the second via conductors (25B) are respectively formed in the first via formation holes (45A) and the second via formation holes (45B) on the F surface (10F) side of the substrate 10 with a cavity (see
(5) As illustrated in
(6) As illustrated in
(7) As illustrated in
(8) As illustrated in
(9) The resin protective film 43 that covers the B-surface solder resist layer (29B) is removed, and the wiring board 100 with a built-in electronic component illustrated in
The description about the structure and the manufacturing method of the wiring board 100 with a built-in electronic component of the present embodiment is as given above. Next, an operation effect of the wiring board 100 with a built-in electronic component is described.
In the wiring board 100 with a built-in electronic component of the present embodiment, the first via formation holes (45A) that are formed on an outer side of the interposer 80 when viewed from the thickness direction and the second via formation holes (45B) that overlap with the interposer 80 are both formed by laser processing, and the wavelength of the laser used in the formation of the second via formation holes (45B) is shorter than the wavelength of the laser used in the formation of the first via formation holes (45A). Therefore, it is possible that the hole diameter of the second via formation holes (45B) is smaller than the hole diameter of the first via formation holes (45A). That is, in the wiring board 100 with a built-in electronic component of the present embodiment, the second via conductors (25B) that are respectively formed in the second via formation holes (45B) and are connected to the interposer 80 can be formed to have a small diameter along with miniaturization of the electrode terminals of the interposer 80, and the first via conductors (25A) that are respectively formed in the first via formation holes (45A) and are not connected to the interposer 80 can be formed to have a relatively large diameter. In this way, according to the wiring board 100 with a built-in electronic component of the present embodiment, while reduction in connection reliability of the first via conductors (25A) that are not connected to an electronic component can be suppressed, the second via conductors (25B) that are connected to an electronic component can be formed to have a small diameter to adapt to miniaturization of the electrode terminals of the electronic component.
Further, the wavelength of the laser that is used in the formation of the first via formation holes (45A) is longer than the wavelength of the laser that is used in the formation of the second via formation holes (45B). Therefore, time and effort required for the formation of the first via formation holes (45A) can be reduced as compared to a case where the first via formation holes (45A) are formed using the laser that is used in the formation of the second via formation holes (45B). In addition, in the present embodiment, the second via formation holes (45B) penetrate only the outer side build-up insulating layer 21, whereas the first via formation holes (45A) penetrate the protective layer 34 and the outer side build-up insulating layer 21. That is, the first via formation holes (45A) are longer than the second via formation holes (45B). Therefore, by allowing the wavelength of the laser used in the formation of the first via formation holes (45A) to be longer than the wavelength of the laser used in the formation of the second via formation holes (45B), the effect of reducing the time and effort required for the formation of the first via formation holes (45A) can be more enjoyed.
In addition, the second via formation holes (45B) are each formed in a tapered shape that has a taper angle smaller than that of the first via formation holes (45A). Therefore, a cross-sectional area of an end portion of each of the second via formation holes (45B) on a side connecting to the interposer 80 as an electronic component can be increased and reduction in connection reliability can be suppressed. Further, on the inner peripheral surface of the bottom portion of each of the second via formation holes (45B), the curved diameter-reducing portion 48 that is gradually reduced in diameter as it approaches the end on the bottom side is formed. Therefore, it becomes possible that, when the second via formation holes (45B) are filled with plating, voids are unlikely to occur at the bottom portions of the second via formation holes (45B). Further, by forming the curved diameter-reducing portion 48, stress concentration toward the via bottom of each of the second via conductors (25B) can be reduced, and crack prevention of the via bottom can be achieved.
The present invention is not limited to the above-described embodiment. For example, embodiments described below are also included in the technical scope of the present invention. Further, in addition to the embodiments described below, the present invention can also be embodied in various modified forms within the scope without departing from the spirit of the present invention.
(1) In the above-described embodiment, as an electronic component, the interposer 80 is illustrated. However, the electronic component may also be a semiconductor element, and may also be a passive element such as a chip capacitor, an inductor, or a resistor.
(2) In the above-described embodiment, the wiring board 100 with a built-in electronic component may also be a coreless substrate that does not have the core substrate 11. Specifically, the wiring board 100 with a built-in electronic component can have a coreless structure by using a substrate (10V) with a cavity illustrated in
1. As illustrated in
2. A plating resist of a predetermined pattern is formed on the copper foil (51C). Then, by an electrolytic plating treatment, an electrolytic plating film is formed in a non-forming part of the plating resist, and an inner side conductor layer 52 having a plane layer (31A) and a conductor circuit layer (31B) is formed on the copper foil (51C) (see
3. A build-up insulating layer 15 is laminated on the inner side conductor layer 52, and a build-up conductor layer 16 that is connected to the conductor circuit layer (31B) via vias 18 is formed on the build-up insulating layer 15 (see
4. A protective layer 34 is laminated on the build-up conductor layer 16. A cavity 30 that penetrates through the protective layer 34 and the build-up insulating layer 15 and exposes the plane layer (31A) as a bottom surface is formed by laser processing, and the bottom surface of the cavity 30 is subjected to a roughening treatment to form a roughened surface 36 (see
5. The carrier (51K) of the copper foil 51 with a carrier, and the support substrate 50, are peeled off Thereafter, the copper foil (51C) is removed by an etching process, and the substrate (10V) with a cavity is completed (see
(3) In the above-described embodiment, the laser used in the formation of the second via formation holes (45B) is ultraviolet light. However, it may also be visible light.
(4) In the above-described embodiment, each of the second via formation holes (45B) is formed in a tapered shape. However, it may also be formed in a straight shape.
In a wiring board with a built-in electronic component, when the electrode terminals of the electronic component are miniaturized, in accordance with the miniaturization, the via conductors that are connected to the electronic component are formed to each have a small diameter. However, in a wiring board with a built-in electronic component, there may be a problem that the laser used in the laser processing has a long wavelength and makes it difficult to make the diameter of each of the via conductors small. Further, even when the wavelength of the laser is short and the via conductors can be formed to each have a small diameter, there may be a problem that, when other via conductors that are not connected to the electronic component are formed to each have a small diameter, connection reliability of the other via conductors is reduced.
A wiring board with a built-in electronic component according to an embodiment of the present invention and a method for manufacturing a wiring board with a built-in electronic component are capable of adapting to miniaturization of electrode terminals of the electronic component while allowing reduction in connection reliability of via conductors to be suppressed.
According to one aspect of the present invention, a wiring board with a built-in electronic component includes: a substrate with a cavity that opens on one of a front side and a back side of the substrate; an electronic component that is accommodated in the cavity and has electrode terminals; an outer side insulating layer that is formed on the substrate with the cavity and on the electronic component; via formation holes that penetrate through the outer side insulating layer; and via conductors that are formed in the via formation holes. The via formation holes include first via formation holes that are formed on an outer side of the cavity when viewed from a thickness direction and second via formation holes that respectively expose the electrode terminals of the electronic component and have a diameter smaller than that of the first via formation holes. The first via formation holes and the second via formation holes are formed by laser processing, and the laser used in the formation of the second via formation holes has a wavelength shorter than that of the laser used in the formation of the first via formation holes.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
Number | Date | Country | Kind |
---|---|---|---|
2014-182087 | Sep 2014 | JP | national |