Apparatus and methods for manufacturing semiconductor structures using protective barrier layer

Abstract
Methods for forming a semiconductor structure including a silicon (Si) containing layer or a silicon germanium (SiGe) layer are provided. The methods include depositing a protective barrier (e.g., liner) layer over the semiconductor structure, forming a flowable dielectric layer over the liner layer, and exposing the flowable dielectric layer to high pressure steam. A cluster system includes a first deposition chamber configured to form a semiconductor structure, a second deposition chamber configured to perform a liner deposition process to form a liner layer, a third deposition chamber configured to form a flowable dielectric layer over the liner layer, an annealing chamber configured to expose the flowable oxide layer to high pressure steam.
Description
BACKGROUND
Field
Description of the Related Art

Widths of trenches formed in semiconductor devices have been narrowed to a point where an aspect ratio of trench depth to trench width becomes high enough to make it challenging to fill the trench with dielectric material. Flowable dielectric material, such as silicon oxide (SiOx), deposited at low temperature and annealed under high pressure steam can fill high-aspect-ratio trenches with quality oxide material without forming any seams or voids. However, any underlying material exposed to the steam, such as silicon (Si), can be converted into an oxide material, affecting quality of underlying layers. A thickness of the converted oxide can be several angstroms (Å). For example, silicon germanium (SiGe) materials may be particularly susceptible to oxidation when exposed to high pressure steam.


Thus, there is a need in the art for a fabrication method and apparatus to address the above-mentioned issues.


SUMMARY

Implementations of the present disclosure generally relate to methods and apparatus for manufacturing semiconductors using a protective barrier (e.g., liner) layer.


In one embodiment, a method for processing a substrate is provided. The method includes forming a semiconductor structure on a substrate wherein the semiconductor structure includes a silicon (Si) containing layer or a silicon germanium (SiGe) layer. The method also includes performing a liner deposition process to form a liner layer over the semiconductor structure. The method also includes performing a flowable layer deposition process to deposit a flowable layer over the liner layer. The method also includes performing an annealing process by exposing a surface of the flowable layer to high pressure steam, wherein the liner layer prevents oxidation of the underlying Si containing layer or SiGe layer during the annealing process, at least a portion of the liner layer is gradually reduced by oxidation during the annealing process.


In another embodiment, a cluster system capable of processing a substrate is provided. The cluster system includes a first deposition chamber configured to form a semiconductor structure on a substrate, wherein the semiconductor structure includes a silicon (Si) containing layer or a silicon germanium (SiGe) layer. A second deposition chamber is configured to form a liner layer over the semiconductor structure. A third deposition chamber is configured to form a flowable layer over the liner layer. An annealing chamber is configured to perform an annealing process by exposing the flowable oxide layer to high pressure steam, wherein the liner layer prevents oxidation of the underlying Si containing layer or SiGe layer during the annealing process. At least a portion of the liner layer is gradually reduced by oxidation during the annealing process.





BRIEF DESCRIPTION OF THE DRAWINGS

So that the manner in which the above recited features of the disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to implementations, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical implementations of this disclosure and are therefore not to be considered limiting of its scope, for the disclosure may admit to other equally effective implementations.



FIG. 1 illustrates a flowchart showing a fabrication process for forming a flowable dielectric layer over a semiconductor structure according to an embodiment of the disclosure.



FIGS. 2A to 2F illustrate schematic, cross-sectional views of a portion of a semiconductor structure after each fabrication operation of FIG. 1 is performed according to an embodiment of the disclosure.



FIG. 3 illustrates schematic, cross-sectional views of semiconductor structures with various combinations of layers deposited thereon after an annealing process is performed according to an embodiment of the disclosure.



FIG. 4 is a schematic top view of a processing system that can be used to perform the fabrication processes described with respect to FIG. 1, according to an embodiment of the present disclosure.





To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements disclosed in one implementation may be beneficially utilized in other implementations without specific recitation.


DETAILED DESCRIPTION

Implementations of the present disclosure generally relate to methods and apparatus for manufacturing semiconductor structures using a protective barrier (e.g., liner) layer. In particular, methods presented herein include forming a semiconductor structure including a silicon (Si) containing layer or a silicon germanium (SiGe) layer, depositing a liner layer over the semiconductor structure, forming a flowable layer over the liner layer, and exposing the flowable layer to high pressure steam, wherein the liner layer prevents oxidation of the underlying Si containing layer or a SiGe layer during the annealing process, and at least a portion of the liner layer is gradually reduced by oxidation during the annealing process.



FIG. 1 illustrates a flowchart showing a fabrication process 100 for forming a flowable dielectric layer over a semiconductor structure according to an embodiment of the disclosure. The fabrication process 100 may be part of a multi-operation fabrication process of a semiconductor device, for example, including a planar structure, a fin field effect transistor (FinFET) structure or a horizontal gate-all-around (hGAA) structure. Each operation of the fabrication process 100 may represent a module, segment, or portion of code, which comprises one or more executable instructions for implementing specified logical function(s). In some implementations, the operations of the fabrication process may occur simultaneously, substantially concurrently, or in an order other than that illustrated in FIG. 1. Each operation and combinations of operations of the fabrication process 100 can be implemented by special-purpose hardware-based systems that perform the specified functions or acts, or combinations of special purpose hardware and computer instructions.


The fabrication process begins at operation 102 where a semiconductor structure is formed on a substrate. The semiconductor structure includes one or more layers of a silicon-containing material, such as silicon (Si) material or a silicon germanium (SiGe) containing material. The Si containing layer or SiGe layer can be epitaxially grown over a surface of the substrate.


The substrate may be any substrate capable of having material deposited thereon, such as a silicon substrate, for example silicon (doped or undoped), crystalline silicon, silicon oxide, doped or undoped polysilicon, or the like, a germanium substrate, a silicon germanium (SiGe) substrate, a Ill-V compound substrate, such as a gallium arsenide substrate, a silicon carbide (SiC) substrate, a patterned or non-patterned semiconductor-on-insulator (SOI) substrate, a carbon doped oxide, a silicon nitride, a display substrate such as a liquid crystal display (LCD), a plasma display, an electro luminescence (EL) lamp display, a solar array, solar panel, a light emitting diode (LED) substrate, glass, sapphire, or any other materials such as metals, metal alloys, and other conductive materials. One or more electrical devices such as various N-type metal-oxide semiconductor (NMOS) and/or P-type metal-oxide semiconductor (PMOS) devices, such as transistors, capacitors, resistors, diodes, photo-diodes, fuses, and the like, could be formed in the substrate. It is contemplated that the substrate is not limited to any particular size or shape. For example, the substrate may be a circular substrate having a 200 mm diameter, a 300 mm diameter, or other diameters, such as 450 mm, among others. The substrate may also be any polygonal, square, rectangular, curved, or otherwise non-circular workpiece.


At operation 104, the semiconductor structure is patterned and etched to form a feature on the substrate, such as a trench or a gap. For example, the semiconductor structure may be patterned in a lithography system and etched in an etch chamber. In one embodiment, a photolithography processes, such as extreme ultraviolet patterning processes, may be utilized to process the semiconductor structure. In one embodiment, an aspect ratio of the trench or gap etched into the semiconductor structure is about 1:1, about 2:1, about 3:1, about 5:1, about 10:1, about 15:1, about 20:1, about 30:1, about 50:1, about 100:1, or greater.


In one embodiment, the aspect ratio of the trench or gap is between about 10:1 and about 30:1, for example about 15:1. The term “aspect ratio” refers to the ratio of the height dimension to the width dimension of a particular feature, for example, the trench or gap formed in the substrate.


At operation 106, a protective barrier (e.g., a liner) layer is formed on sidewalls of the semiconductor structure while the substrate is positioned in a deposition chamber. In one embodiment, the liner layer is deposited, for example, by chemical vapor deposition, atomic layer deposition, or epitaxial deposition. In another embodiment, the liner layer is formed (i.e., grown) by suitable processes, such as a thermal oxidation process or a thermal nitridation process. The liner layer prevents oxidation of an underlying layer of the semiconductor structure or substrate (e.g., a Si-containing layer or SiGe layer) during deposition of a flowable dielectric layer deposition and during an annealing process.


In one embodiment, the liner layer can be formed from an oxide material, a nitride material, or an oxynitride based material. For example, the liner material may be a silicon oxide (SiO2), a silicon nitride (Si3N4, also abbreviated SiN), or a silicon oxynitride (SiOxNy) such as SiON or Si2N2O. In one embodiment, the oxide material is deposited by a flowable chemical vapor deposition (CVD) process using a deposition chamber. A suitable deposition chamber may include a high-density plasma CVD chamber, a plasma enhanced CVD chamber, a sub-atmospheric CVD chamber, or the like. An example of a suitable apparatus that may be adapted to form the flowable oxide or nitride layer includes the PRODUCER® system or the ULTIMA HDP CVD® system, both available from Applied Materials, Inc., of Santa Clara, Calif. It is contemplated that other suitable deposition chambers, including those from other manufacturers, may also be utilized.


At operation 108, a flowable dielectric layer is formed over the liner layer of the semiconductor structure. The flowable dielectric layer of this disclosure may include any dielectric layer. In one embodiment, the dielectric layer is a silicon-containing layer, which may include, but is not limited to SiC, SiO, SiCN, SiO2, SiOC, SiOCN, SiON, or SiN. In one example, to form a flowable dielectric layer, a silicon-containing precursor, an oxygen-based radical precursor, and a nitrogen-based radical precursor are introduced into the deposition chamber to form a flowable dielectric layer over the substrate. Additionally or alternatively, the flowable dielectric layer may not contain traceable amount of carbon (i.e., is carbon free or substantially carbon free).


The flowable dielectric layer may be deposited on exposed surfaces of the substrate and into the trenches or gaps formed therein. The flowability of the dielectric layer may be due, at least in part, to the presence of short chained polysilazane polymers in the deposited layer. For example, the deposited layer may have a silazane-type, Si—NH—Si backbone (i.e., a Si—N—H layer). The nitrogen, which allows the formation of short chained polymers and flowability, may originate from either the radical precursors or the silicon-containing precursor. The flowability of the dielectric layer enables the dielectric layer to fill trenches or gaps having high aspect ratios without creating voids in the trenches. Particularly, the flowable dielectric layer fills the trenches in a bottom-up fashion with minimal deposition on the sidewall of the trenches. The flowability of the dielectric layer attenuates as the deposition of the flowable dielectric layer progresses. The flowability of the dielectric layer is removed during a subsequent annealing process.


In one embodiment, suitable silicon-containing precursors include organosilicon compounds having a ratio of oxygen to silicon atoms of about 0 to about 6. Suitable organosilicon compounds may include siloxane compounds, halogenated siloxane compounds that include one or more halogen moieties (e.g., fluoride, chloride, bromide, or iodide), such as tetrachlorosilane, dichlorodiethoxysiloxane, chlorotriethoxysiloxane, hexachlorodisiloxane, and/or octachlorotrisiloxane, and aminosilanes, such as trisilylamine (TSA), hexamethyldisilazane (HMDS), silatrane, tetrakis(dimethylamino)silane, bis(diethylamino)silane, tris(dimethyl-amino)chlorosilane, and methylsilatrane. Other silicon-containing precursors, such as silanes, halogenated silanes, organosilanes, and any combinations thereof, may also be used. Silanes may include silane (SiH4) and higher silanes with the empirical formula SixH (2x+2), such as disilane (Si2H6), trisilane (Si3H8), and tetrasilane (Si4H10), or other higher order silanes such as polychlorosilane.


The oxygen-based radical precursor may include oxygen radicals that are formed from oxygen (O2), ozone (O3), a nitrogen-oxygen compound such as NO, NO2, or N2O, a hydrogen-oxygen compound such as water or peroxide, a carbon-oxygen compound such as carbon monoxide or carbon dioxide, and other oxygen-containing precursors, and any combination thereof. The oxygen radicals may be generated remotely and introduced with the silicon-containing precursor. The oxygen-based radical precursor may be activated prior to introduction to the deposition chamber, for example using a remote plasma source, which may have a CCP (capacitively-coupled plasma) or ICP (inductively-coupled plasma) configuration.


The nitrogen-based radical precursor may include nitrogen radicals that are formed from nitrogen (N2), nitrous oxide (N2O), nitric oxide (NO), nitrogen dioxide (NO2), ammonia (NH3), and any combination thereof. The nitrogen radicals may be generated remotely and introduced with the silicon-containing precursor and the oxygen-based radical precursor. The nitrogen-based radical precursor may be activated prior to introduction to the deposition chamber, for example using a remote plasma source, which may have a CCP (capacitively-coupled plasma) or ICP (inductively-coupled plasma) configuration.


In some implementations, the oxygen-based radical precursor is flowed into the deposition chamber at a first volumetric flowrate and the silicon-containing precursor is flowed into the deposition chamber at a second volumetric flowrate. In one embodiment, a ratio of the first volumetric flowrate to the second volumetric flowrate is between about 0.3:1 and about 0.9:1, such as between about 0.5:1 to about 0.7:1, for example about 0.6:1.


In some implementations, the nitrogen-based radical precursor is flowed into the deposition chamber at a first volumetric flowrate and the silicon-containing precursor is flowed into the deposition chamber at a second volumetric flowrate. In one embodiment, a ratio of the first volumetric flowrate to the second volumetric flowrate is between about 0.2:1 and about 0.8:1, such as between about 0.4:1 to about 0.6:1, for example about 0.5:1.


It is contemplated that the oxygen-based radical precursor or the nitrogen-based radical precursor may be omitted if a radial precursor containing both oxygen and nitrogen radicals is used.


The silicon-containing precursor, the oxygen-based radical precursor, and the nitrogen-based radical precursor can be flowed into a deposition chamber and be reacted at a temperature between about 0 degrees Celsius and about 100 degrees, for example, about 65 degrees Celsius. During formation of the flowable dielectric layer, a pressure of the deposition chamber may be maintained between about 0.1 Torr and about 10 Torr, for example between about 0.5 Torr and about 6 Torr.


At operation 110, the semiconductor structure is subjected to a high pressure annealing process in an annealing chamber. After the annealing process, the flowable dielectric layer exhibits a higher density, better stability, and can withstand higher temperatures. In one embodiment, an optional curing process is performed before the annealing process.


During the high pressure annealing process 110, an annealing gas is introduced into an annealing chamber having the substrate positioned therein. In one embodiment, the annealing gas includes an oxygen component. The annealing gas may also include a hydrogen component. In one embodiment, the annealing gases include one of steam and/or a mixture of steam and oxygen. In one embodiment, the annealing gases further include one of ozone, oxygen, water vapor, heavy water, a peroxide, hydroxide-containing compounds, oxygen isotopes (14, 15, 16, 17, 18, etc.), and non-isotopes of oxygen and/or water. The peroxide may be hydrogen peroxide in a gaseous state. In some embodiments, the annealing gas is an oxidizer that comprises a hydroxide ion, such as but not limited to water vapor or heavy water in vapor form (e.g., steam).


In one example, the annealing gas is dry steam or superheated steam. The dry steam may become superheated steam upon entry into the annealing chamber. The temperature of interior surfaces of the annealing chamber in which the semiconductor structure is processed is maintained to prevent condensation of the annealing gas. For example, the temperature of surfaces of the annealing chamber exposed to the annealing gas is maintained between about 200 degrees Celsius and about 600 degrees Celsius.


During the annealing process, a pressure of the annealing gas within the annealing chamber is maintained between about 1 bar and about 60 bars. For example, the pressure of the processing gas within the annealing chamber is maintained above about 2 bars, such as for example, greater than about 10 bars. In another example, the annealing gas within the annealing chamber is maintained at a pressure between about 10 and about 60 bars, such as between about 20 and about 50 bars. A treat time (e.g., a soak time) of the annealing process 110 may be between about 5 minutes and about 120 minutes, such as between about 30 minutes and about 90 minutes.



FIG. 2F illustrate schematic, cross-sectional views of a portion of a semiconductor structure after each fabrication operation is performed according to an embodiment of the disclosure.



FIG. 2A illustrates a schematic, cross-sectional view of a portion of a semiconductor structure 200A after a plurality of layers is deposited over a substrate 202. In one embodiment, the substrate 202 may be a bulk semiconductor substrate in which the substrate comprises a semiconductor material. The bulk semiconductor substrate may comprise any suitable semiconducting material and/or combinations of semiconducting materials for forming a semiconductor structure. In one embodiment, the semiconductor material of the substrate 202 comprises a silicon material. In some embodiments, the semiconductor material of the substrate 202 is a doped material, such as n-doped silicon (n-Si), or p-doped silicon (p-Si).


The semiconductor structure 200A includes a plurality of layers. In one embodiment, the semiconductor structure 200A includes a first layer 204, a second layer 206, and a third layer 208. The second layer 206 may be formed from at least one Ill-V material, such as silicon germanium (SiGe) material. In one example, the second layer 206 has a germanium content of between about 10% and about 50%, such as between about 20% and about 40%. The silicon content of the second layer 206 may be between about 50% and about 90%, such as between about 60% and about 80%. In one embodiment, the second layer 206 is deposited using an epitaxial chemical vapor deposition process.


In one embodiment, the first layer 204 is formed from a silicon containing material, and the third layer 208 is formed from silicon dioxide. In another embodiment, each of the first layer 204, the second layer 206 and the third layer 208 is an SiGe containing layer when the semiconductor structure 200A is fabricated from an SiGe containing material. In yet another embodiment, the first layer 204 and the third layer 208 are formed from any suitable materials, depending on the functions of the semiconductor structures.



FIG. 2B illustrates a schematic, cross-sectional view of a portion of a semiconductor structure 200B. The semiconductor structure 200B illustrated in FIG. 2B corresponds to the semiconductor structure 200A illustrated in FIG. 2A after a patterning process and an etching processes are performed. Both edges of the semiconductor structure 200B have been etched. As a result, a trench or gap can be formed between adjacent semiconductor structures, such as semiconductor structure 200B and an adjacent semiconductor structure.


In one embodiment, photolithography processes, such as extreme ultraviolet patterning processes, may be utilized to etch the semiconductor structure 200A. In another embodiment, self-aligned double or quadruple patterning processes may be utilized to pattern the semiconductor structure 200A.


An example etching process utilized to etch the semiconductor structure 200A is a reactive ion etching (RIE) process. It is contemplated that similar and other etching processes may be utilized. In one embodiment, an RIE process may be performed utilizing a chlorine, bromine, or fluorine based chemistry to anisotropically etch the semiconductor structure 200A.



FIG. 2C illustrates a schematic, cross-sectional view of a portion of semiconductor structure 200C. The semiconductor structure 200C is similar to the semiconductor structure 200B in FIG. 2B but the semiconductor structure 200C includes a liner layer 210 deposited over the semiconductor structure 200B via a liner deposition process. The liner layer 210 can be formed from silicon nitride (SiN) or a silicon oxynitride (SiOxNy), such as SON or Si2N2O.


An annealing process is performed on the liner layer 210 which gradually converts the liner layer 210 to oxide. The conversion rate of the liner layer 210 to oxide depends on various factors, such as an annealing temperature, a pressure of the steam, properties of the flowable dielectric layer (e.g., a material type and a thickness), properties of an annealing oxidant (e.g., a oxidant type and a concentration), and/or an annealing time. A thickness of the liner layer 210 may be altered during the annealing process. The properties of the annealing process may influence the thickness of the liner layer 210. For example, the thickness of the liner layer 210 may be increased as the annealing temperature, pressure of the steam, annealing time and/or thickness of flowable dielectric layer are increased. Further, the thickness of the liner layer 210 may be decreased as the annealing temperature, the pressure of the steam, the annealing time, and/or thickness of the flowable dielectric layer are decreased.


If the entire liner layer 210 is oxidized before the annealing process is complete, the underlying third layer 208 and second layer 206 may begin to be oxidized resulting in a diminished quality of the third layer 208 and the second layer 206. Therefore, the thickness of a liner layer 210 to be deposited is determined to provide sufficient protection against oxidation of the underlying third layer 208 and second layer 206 during subsequent processes, such as a flowable oxide deposition process and an annealing process. On the other hand, a thickness of the liner layer 210 should be thin enough to satisfy a density of a semiconductor integrated circuit.


The thickness of the liner layer 210 can be determined based on a thickness of the liner layer 210 remaining at the end of the annealing process. In one embodiment, the thickness of the liner layer 210 remaining can be zero (0) or substantially close to zero (0). In another embodiment, the thickness of the liner layer 210 remaining can be in a certain range, for example, between about 1 Å and about 30 Å, depending on a size requirement and/or performance requirements of a semiconductor integrated circuit, such as a power consumption, operating speed, or density.


In one embodiment, an initial width of the liner layer 201 may be between about 5 Å and about 100 Å, such as between about 20 Å and about 30 Å, for example, about 25 Å. It is contemplated that the liner layer 210 may be suitable for preventing oxidation of the layers 204, 206, 208 during a subsequent annealing process. Therefore, the liner layer 210 should be deposited with a thickness that provides sufficient protection against oxidation of the underlying Si-containing layer or SiGe layer during subsequent processes such as a flowable oxide deposition process and/or an annealing process. Also, the thickness of the liner layer 210 should be determined such that the thickness of the liner layer 210 remaining after the subsequent processes meets a size requirement of the semiconductor integrated circuit. In one embodiment, the thickness of the liner layer 210 can be determined based on resulting thicknesses of the liner layer 210 as described with respect to FIG. 3 below.



FIG. 2D illustrates a schematic, cross-sectional view of a portion of the substrate 202 and a semiconductor structure 200D. The semiconductor structure 200D is the semiconductor structure 200C illustrated in FIG. 2C after a dielectric material layer 212 is deposited. In one embodiment, the dielectric material layer 212 is a flowable dielectric layer. The flowable dielectric layer is formed of a dielectric material, such as a silicon oxide material. The dielectric material layer 212 can be formed using a high-density plasma CVD system, a plasma enhanced CVD system, and/or a sub-atmospheric CVD system, among other systems. Examples of CVD systems that may be adapted to form the dielectric material layer 212 include the ULTIMA HDP CVD® system and PRODUCER® ETERNA CVD® system, both available from Applied Materials, Inc., of Santa Clara, Calif. It is contemplated that other suitable CVD systems from other manufacturers may also be utilized.



FIGS. 2E and 2F illustrate schematic, cross-sectional views of a portion of semiconductor structures 200E and 200F, respectively. The semiconductor structures 200E and 200F correspond to the semiconductor structure 200D illustrated in FIG. 2D after an annealing process is performed. The annealing process is performed to densify the dielectric material layer 212 to a composition and a quality of a target layer. During the annealing process, the liner layer 210 is gradually converted to oxide. As the oxidation of the liner layer 210 occurs, the thickness and width of the liner layer 210 is decreased. In one embodiment, a portion of the liner layer 210 remains following the annealing process, as illustrated in FIG. 2E. In another embodiment, the entire liner layer 210 is oxidized, as illustrated in FIG. 2F.


In one embodiment, the annealing process includes a dry steam annealing process. The steam annealing process may be performed at a temperature of between about 200 degrees Celsius and about 600 degrees Celsius, such as between about 400 degrees Celsius and about 500 degrees Celsius. The steam annealing process may be performed for an amount of time between about 5 minutes and about 120 minutes, for example, about 100 minutes. In one embodiment, the dry annealing process may be performed for about 60 minutes.


In another embodiment, both a wet steam annealing process and the dry annealing process may be utilized. In this embodiment, the dry annealing process may be performed after the wet steam annealing process.



FIG. 3 illustrates cross-sectional views of semiconductor structures 350, 352, 354, 356, 358, and 360 with layers deposited thereon after an annealing process is performed according to an embodiment of the disclosure. The results of the annealing process performed on the semiconductor structures 350, 352, 354, 356, 358, and 360 can be used to determine a thickness of the liner layer that provides sufficient protection against oxidation of the underlying Si-containing layer or SiGe layer during a subsequent annealing processes.


The semiconductor structures 350, 352, and 354 illustrate results of an annealing process conducted at a temperature of 400 degrees Celsius, a pressure of 30 bar, a processing time of 1 hour, and wet etching rate ratio (WERR) of less than 2.5. The semiconductor structure 350 includes an SiO layer 302 and an SiGeOx layer 304 exposed to the annealing process described above. Prior to the annealing process, the SiO layer 302 has a thickness of about 2400 Å and the SiGe layer has a thickness of about 1024 Å. After the annealing process, the SiGe layer is converted to the SiGe oxidation (SiGeOx) layer 304.


The semiconductor structure 352 includes an SiO layer 306 with a thickness of about 2230 Å disposed on a silicon nitride (SiN) layer 308 with a thickness of about 100 Å. The SiN layer 308 is disposed on an SiGe layer 310 with a thickness of about 460 Å. After the annealing process, a small portion of the SiN layer 308 is oxidized. However, the SiN layer 308 substantially reduces an amount of oxidation of the SiGe layer 310 compared to the SiGeOx layer 304 of the semiconductor structure 350, such that substantially no oxidation of the SiGe layer 310 occurred.


The semiconductor structure 354 includes an SiO layer 312 with a thickness of about 2230 Å disposed on an SiN layer 314 with a thickness of about 20 Å. The SiN layer is disposed on an SiGe layer 316 with a thickness of about 460 Å. After the annealing process, a small portion of the SiN layer 314 is oxidized. However, the SiN layer 314 substantially reduces an amount of oxidation of the SiGe layer 316 compared to the SiGeOx layer 304 of the semiconductor structure 350, such that substantially no oxidation of the SiGe layer 316 occurred.


Lack of oxidation of SiGe layer 310 on the semiconductor structure 352 and lack of oxidation of the of the SiGe layer 316 on the semiconductor structure 354 indicate that a SiN layer with a thickness of about 20 Å or greater substantially reduces oxidation of an underlying SiGe layer of the semiconductor structure with a SiO layer with a thickness of about 2200 Å thickness during the annealing process described above.


The semiconductor structures 356, 358, and 340 illustrate results of an annealing process conducted at a temperature of 450 degrees Celsius, a pressure of 30 bar, a processing time of 1 hour, and WERR of less than 2.0. The semiconductor structure 356 includes an SiO layer 320 with a thickness of about 2230 Å disposed on a SiN layer 322 with a thickness of about 100 Å. The SiN layer 322 is disposed on an SiGe layer 324 with a thickness of about 479 Å. After the annealing process, a small portion of the SiN layer 322 is oxidized. However, the SiGe layer 324 remains intact with substantially no oxidation.


The semiconductor structure 358 includes an SiO layer 326 with a thickness of about of 2400 Å disposed on an SiN layer 328 with a thickness of about 30 Å. The SiN layer 328 is disposed on an SiGe layer 330 with a thickness of about 460 Å. After the annealing process, the entire SiN layer 328 is oxidized. However, the SiGe layer 330 remains substantially intact with substantially no oxidation.


The semiconductor structure 360 includes an SiO layer 332 with a thickness of about 2190 Å disposed on an SiN layer 334 with a thickness of about 20 Å. The SiN layer 334 is disposed on an SiGe layer with a thickness of about 620 Å (prior to the annealing process). After the annealing process, most of the SiN layer 334 is oxidized. Further, a portion of the SiGe layer (i.e., SiGeOx layer 336) with a thickness of about 280 Å is oxidized. A remaining portion of the SiGe layer 338 that is not oxidized has a thickness of about 340 Å.


Lack of oxidation to the SiGe layers 324 and 330 of the semiconductor structures 356 and 358, respectively, and the small SiGeOx layer 336 with respect to the SiGeOx layer 304, indicates that an SiN layer with a thickness of about 30 Å or greater substantially reduces oxidation of an underlying SiGe layer of the semiconductor structure which includes an SiO layer with a thickness of about 2400 Å during the annealing process described above.



FIG. 4 is a schematic top view of a processing system 480 that can be used to perform the fabrication process illustrated in FIG. 1 according to an embodiment of the present disclosure. The cluster system 480 is a modular system comprising multiple chambers (e.g., process chambers 490A-490D, service chambers 491A-491B, or the like) which perform various functions, including: substrate center-finding and orientation, degassing, annealing, deposition, etching, and the like.


The process chambers 490A-490D of the cluster system 480 include a deposition chamber, an etch chamber, a plasma chamber, and an annealing chamber, configured to perform at least portions of the fabrication process 100, and may further include chambers such as an ion implantation chamber and the like.


The chambers 490A-490D include a processing chamber comprising a chamber wall forming a process volume therein, a substrate support for supporting a substrate within the process volume, a pressure regulator for regulating the pressure in the process volume, a gas inlet for providing gas to the process volume, and a gas outlet for exhausting gas from the process volume.


The plasma chamber includes at least one electrode to provide power to a plasma chamber enclosure for generating and sustaining a plasma therein. The plasma chamber also includes at least one RF power source electrically connected to the at least one electrode.


The etching chamber includes an etching gas source to feed an etching gas into a processing chamber. The deposition chamber includes precursor gas sources to introduce reactive gases into a processing chamber. The annealing chamber includes an annealing gas source to introduce an annealing gas into a processing chamber. An ion implantation chamber comprises an arc chamber, filaments positioned within the arc chamber, and a repeller structure positioned between the filaments and the arc chamber.


The duster system 480 for practicing embodiments of the present disclosure includes a first deposition chamber configured to form a semiconductor structure on a substrate where the semiconductor structure includes a silicon (Si) containing layer or a silicon germanium (SiGe) layer. The cluster system 480 also includes an etch chamber configured to etch a patterned semiconductor structure and a second deposition chamber configured to perform a liner deposition process to form a liner layer over the semiconductor structure. A third deposition chamber of the cluster system 480 is configured to perform a flowable layer deposition process to form a flowable layer over the liner layer. An annealing chamber of the cluster system 480 is configured to perform an annealing process by exposing the flowable layer to high pressure steam. The cluster system 480 further includes a lithograph device to pattern the semiconductor structure using extreme ultraviolet light.


The multiple chambers 490A-490D of the cluster system 480 are mounted to a central vacuum transfer chamber 488 which houses a robot 489 adapted to transfer substrates between the chambers 490A-490D. The vacuum transfer chamber 488 is maintained at a vacuum condition and provides an intermediate stage for transferring substrates from one chamber to another, and/or to a load lock chamber 484 positioned at a front end of the cluster system 480. A front-end environment 483 is positioned in selective communication with the load lock chambers 484. A pod loader 485 disposed in the front-end environment 483 is capable of linear and rotational movement (arrows 482) to transfer cassettes of substrates between the load lock chambers 484 and a plurality of pods 487 which are mounted on the front-end environment 483.


The cluster system 480 also includes a controller 481 programmed to carry out the various processing methods performed in the cluster system 880. For example, the controller 481 may be configured to control a flow of various precursor and process gases from gas sources and control processing parameters associated with material deposition or etching processes. The controller 481 includes a programmable central processing unit (CPU) 479 that is operable with a memory 477, and a mass storage device, an input control unit, and a display unit (not shown), such as power supplies, clocks, cache, input/output (I/O) circuits, and the like, coupled to the various components of the cluster system 480 to facilitate control of the substrate processing. The controller 481 also includes hardware for monitoring substrate processing through sensors in the cluster system 480. Other sensors that measure system parameters such as substrate temperature, chamber atmosphere pressure, and the like, may also provide information to the controller 481.


To facilitate control of the cluster system 480 described above, the CPU 479 may be one of any form of general purpose computer processor that can be used in an industrial setting, such as a programmable logic controller (PLC), for controlling various chambers and sub-processors. The memory 477 is coupled to the CPU 479 and the memory 477 is non-transitory and may be one or more of readily available memory such as random access memory (RAM), read only memory (ROM), floppy disk drive, hard disk, or any other form of digital storage, local or remote. Support circuits 475 are coupled to the CPU 479 for supporting the processor in a conventional manner. Deposition, etching, annealing, and other processes are generally stored in the memory 477, typically as a software routine. The software routine may also be stored and/or executed by a second CPU (not shown) that is remotely located from the hardware being controlled by the CPU 479.


The memory 477 is in the form of computer-readable storage media that contains instructions, that when executed by the CPU 479, facilitates the operation of the cluster system 480. The instructions in the memory 477 are in the form of a program product such as a program that implements the methods of the present disclosure. The program code may conform to any one of a number of different programming languages. In one example, the disclosure may be implemented as a program product stored on computer-readable storage media for use with a computer system. The program(s) of the program product include functions of the embodiments (including the methods described herein). Illustrative computer-readable storage media include, but are not limited to: (i) non-writable storage media (e.g., read-only memory devices within a computer such as CD-ROM disks readable by a CD-ROM drive, flash memory, ROM chips or any type of solid-state non-volatile semiconductor memory) on which information is permanently stored; and (ii) writable storage media (e.g., a disk storage or a hard-disk drive or any type of solid-state random-access semiconductor memory) on which alterable information is stored. Such computer-readable storage media, when carrying computer-readable instructions that direct the functions of the methods described herein, are embodiments of the present disclosure.


While the foregoing is directed to implementations of the present disclosure, other and further implementations of the disclosure may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims
  • 1. A method for processing a substrate, comprising: forming a semiconductor structure on the substrate, wherein the semiconductor structure includes a silicon (Si) containing layer or a silicon germanium (SiGe) layer;performing a liner deposition process to form a liner layer over the semiconductor structure, wherein the liner layer is formed over a top surface and sidewalls of the semiconductor structure;performing a flowable layer deposition process to deposit a flowable dielectric layer over the liner layer disposed over the top surface and sidewalls of the semiconductor structure; andperforming an annealing process by exposing a surface of the flowable dielectric layer to high pressure steam, wherein at least a portion of the liner layer is gradually reduced by oxidation during the annealing process.
  • 2. The method of claim 1, wherein a thickness of the liner layer is determined based on a thickness of the liner layer remaining after the annealing process is completed.
  • 3. The method of claim 1, wherein a thickness of the liner layer is determined based on at least one of an annealing time, an annealing temperature, and a thickness of the flowable dielectric layer, and wherein the thickness of the liner layer is substantially zero.
  • 4. The method of claim 1, wherein the liner layer is formed of silicon nitride or silicon oxynitride.
  • 5. The method of claim 1, wherein the flowable layer deposition process comprises reacting a silicon-containing precursor and an oxygen-based radical precursor at a temperature of between 0 degree Celsius and about 100 degrees Celsius at a chamber pressure of between about 1 Torr and about 10 Torr, wherein the silicon-containing precursor includes trisilylamine.
  • 6. The method of claim 1, wherein the annealing process comprises exposing the flowable dielectric layer to high pressure steam in an annealing chamber at a pressure from about 1 bar to about 60 bar at a temperature between about 200 degrees Celsius to about 600 degrees Celsius during a time of between about 5 minutes and about 120 minutes.
  • 7. The method of claim 1, wherein the annealing process is a high pressure, dry steam annealing process.
  • 8. A method for processing a substrate, comprising: forming a semiconductor structure on the substrate, wherein the semiconductor structure includes a silicon nitride layer;performing a liner deposition process to form a liner layer over the semiconductor structure, wherein the liner layer is formed over a top surface and sidewalls of the semiconductor structure;performing a flowable layer deposition process to deposit a flowable dielectric layer over the liner layer disposed over the top surface and; andperforming an annealing process by exposing a surface of the flowable dielectric layer to high pressure steam, wherein the liner layer prevents oxidation of the semiconductor structure during the annealing process, at least a portion of the liner layer is gradually reduced by oxidation during the annealing process.
  • 9. The method of claim 8, wherein a thickness of the liner layer is determined based on a thickness of the liner layer remaining after the annealing process is completed.
  • 10. The method of claim 8, wherein a thickness of the liner layer is determined based on at least one of an annealing time, an annealing temperature, and a thickness of the flowable dielectric layer.
  • 11. The method of claim 8, wherein a thickness of the liner layer is determined such that a thickness of the liner layer remaining after the annealing process equals to substantially zero, and wherein the liner layer is formed of silicon nitride or silicon oxynitride.
  • 12. The method of claim 8, wherein the flowable layer deposition process comprises reacting a silicon-containing precursor and an oxygen-based radical precursor at a temperature of between about 0 degree Celsius and about 100 degrees Celsius at a chamber pressure of between about 1 Torr and about 10 Torr, wherein the silicon-containing precursor includes trisilylamine.
  • 13. The method of claim 8, wherein the annealing process comprises exposing the flowable dielectric layer to high pressure steam in an annealing chamber at a pressure from about 1 bar to about 60 bar at a temperature between about 200 degrees Celsius to about 600 degrees Celsius during a time of between about 5 minutes and about 120 minutes.
  • 14. The method of claim 8, wherein the annealing process is a high pressure, dry steam annealing process.
  • 15. A cluster system configured to process a substrate, comprising: a central vacuum transfer chamber;a first deposition chamber coupled to the central vacuum transfer chamber and configured to process the substrate;a second deposition chamber coupled to the central vacuum transfer chamber and configured to process the substrate;a third deposition chamber coupled to the central vacuum transfer chamber and configured to process the substrate;an annealing chamber coupled to the central vacuum transfer chamber and configured to process the substrate;a robot disposed in the central vacuum transfer chamber, the robot configured to transfer the substrate between each of the first deposition chamber, the second deposition chamber, the third deposition chamber, the annealing chamber, and the central vacuum transfer chamber; anda controller electrically coupled to the robot, the first deposition chamber, the second deposition chamber, the third deposition chamber, the annealing chamber, and the central vacuum transfer chamber, the controller configured to cause the cluster system to: deposit a silicon (Si) containing layer or a silicon germanium (SiGe) layer to form a semiconductor structure on the substrate in the first deposition chamber;transfer the substrate from the first deposition chamber to the second deposition chamber via the robot;deposit a liner layer over the silicon (Si) containing layer or the silicon germanium (SiGe) layer in the second deposition chamber, wherein the liner layer is formed over a top surface and sidewalls of the semiconductor structure;transfer the substrate from the second deposition chamber to the third deposition chamber via the robot;form a flowable dielectric layer over the liner layer disposed over the top surface and sidewalls of the semiconductor structure in the third deposition chamber;transfer the substrate from the third deposition chamber to the annealing chamber via the robot; andperform an annealing process in the annealing chamber by exposing the flowable dielectric layer to high pressure steam in the annealing chamber.
  • 16. The cluster system of claim 15, wherein the second deposition chamber is configured to deposit the liner layer in a thickness such that a minimum portion of the liner layer remains until end of the annealing process.
  • 17. The cluster system of claim 15, wherein the second deposition chamber is configured to deposit the liner layer having a thickness, wherein the thickness of the liner layer is determined based on a thickness of a remaining liner layer at end of the annealing process.
  • 18. The cluster system of claim 15, wherein the second deposition chamber is configured to deposit the liner layer having a thickness, wherein the thickness of the liner layer is further determined based on at least one of an annealing time, an annealing temperature, and a thickness of the flowable dielectric layer.
  • 19. The cluster system of claim 15, wherein the second deposition chamber is configured to deposit the liner layer having a thickness, wherein the thickness of the liner layer is determined such that a thickness of a remaining liner layer at end of annealing process equals to substantially zero.
  • 20. The cluster system of claim 15, wherein the liner layer is formed of silicon nitride or silicon oxynitride.
Parent Case Info

This application is a National Phase Application under 35 U.S.C. 371 of International Application No. PCT/US2018/050464, filed Sep. 11, 2018, which claims priority to U.S. Provisional Patent Application No. 62/557,501, filed Sep. 12, 2017, each of which is incorporated by reference in their entireties.

PCT Information
Filing Document Filing Date Country Kind
PCT/US2018/050464 9/11/2018 WO 00
Publishing Document Publishing Date Country Kind
WO2019/055415 3/21/2019 WO A
US Referenced Citations (335)
Number Name Date Kind
3749383 Voigt et al. Jul 1973 A
3758316 Sowards et al. Sep 1973 A
4524587 Kantor Jun 1985 A
4576652 Hovel et al. Mar 1986 A
4879259 Reynolds et al. Nov 1989 A
5050540 Lindberg Sep 1991 A
5114513 Hosokawa et al. May 1992 A
5126117 Schumacher et al. Jun 1992 A
5149378 Ohmi et al. Sep 1992 A
5167717 Boitnott Dec 1992 A
5175123 Vasquez et al. Dec 1992 A
5300320 Barron et al. Apr 1994 A
5314541 Saito et al. May 1994 A
5319212 Tokoro Jun 1994 A
5366905 Mukai Nov 1994 A
5472812 Sekine Dec 1995 A
5578132 Yamaga et al. Nov 1996 A
5590695 Siegele et al. Jan 1997 A
5597439 Salzman Jan 1997 A
5620524 Fan et al. Apr 1997 A
5677230 Weitzel et al. Oct 1997 A
5808245 Wiese et al. Sep 1998 A
5857368 Grunes et al. Jan 1999 A
5858051 Komiyama et al. Jan 1999 A
5879756 Fathi et al. Mar 1999 A
5880041 Ong Mar 1999 A
5886864 Dvorsky Mar 1999 A
5940985 Kamikawa et al. Aug 1999 A
6082950 Altwood et al. Jul 2000 A
6136664 Economikos et al. Oct 2000 A
6150286 Sun et al. Nov 2000 A
6164412 Allman Dec 2000 A
6242368 Holmer et al. Jun 2001 B1
6251751 Chu et al. Jun 2001 B1
6299753 Chao et al. Oct 2001 B1
6319766 Bakli et al. Nov 2001 B1
6334266 Moritz et al. Jan 2002 B1
6368412 Gomi Apr 2002 B1
6387764 Curtis et al. May 2002 B1
6442980 Preston et al. Sep 2002 B2
6468490 Shamouilian et al. Oct 2002 B1
6500603 Shioda Dec 2002 B1
6583497 Xia et al. Jun 2003 B2
6619304 Worm Sep 2003 B2
6797336 Garvey et al. Sep 2004 B2
6841432 Takemura et al. Jan 2005 B1
6906761 Nakano Jun 2005 B2
7055333 Leitch et al. Jun 2006 B2
7084079 Conti et al. Aug 2006 B2
7105061 Shrinivasan et al. Sep 2006 B1
7111630 Mizobata et al. Sep 2006 B2
7114517 Sund et al. Oct 2006 B2
7211525 Shanker et al. May 2007 B1
7282458 Gates et al. Oct 2007 B2
7361231 Fury et al. Apr 2008 B2
7460760 Cho et al. Dec 2008 B2
7491658 Nguyen et al. Feb 2009 B2
7503334 Shrinivasan et al. Mar 2009 B1
7521089 Hillman et al. Apr 2009 B2
7521378 Fucsko et al. Apr 2009 B2
7541297 Mallick et al. Jun 2009 B2
7576441 Yin et al. Aug 2009 B2
7650965 Thayer et al. Jan 2010 B2
7651959 Fukazawa et al. Jan 2010 B2
7655532 Chen et al. Feb 2010 B1
7825038 Ingle et al. Nov 2010 B2
7825042 Mandal Nov 2010 B2
7867923 Mallick et al. Jan 2011 B2
7891228 Ding et al. Feb 2011 B2
8027089 Hayashi Sep 2011 B2
8306026 Anjum et al. Nov 2012 B2
8318584 Li et al. Nov 2012 B2
8349085 Tahara et al. Jan 2013 B2
8449942 Li et al. May 2013 B2
8455368 Chandler et al. Jun 2013 B2
8466073 Wang et al. Jun 2013 B2
8481123 Kim et al. Jul 2013 B2
8536065 Seamons et al. Sep 2013 B2
8557712 Antonelli et al. Oct 2013 B1
8563445 Liang et al. Oct 2013 B2
8647992 Liang et al. Feb 2014 B2
8668868 Chiu et al. Mar 2014 B2
8741788 Liang et al. Jun 2014 B2
8871656 Mallick et al. Oct 2014 B2
8936834 Kim et al. Jan 2015 B2
9121515 Yamamoto et al. Sep 2015 B2
9153442 Wang et al. Oct 2015 B2
9157730 Rajagopalan et al. Oct 2015 B2
9257314 Rivera et al. Feb 2016 B1
9306026 Toriumi et al. Apr 2016 B2
9362107 Thadani et al. Jun 2016 B2
9382621 Choi et al. Jul 2016 B2
9484406 Sun et al. Nov 2016 B1
9570551 Balakrishnan et al. Feb 2017 B1
9777378 Nemani et al. Oct 2017 B2
10083834 Thompson et al. Sep 2018 B2
10096516 Leschkies et al. Oct 2018 B1
10179941 Khan et al. Jan 2019 B1
10224224 Liang et al. Mar 2019 B2
10234630 Meyer Timmerman Thijssen et al. Mar 2019 B2
10269571 Wong et al. Apr 2019 B2
10276411 Delmas et al. Apr 2019 B2
10529585 Manna et al. Jan 2020 B2
10529603 Liang et al. Jan 2020 B2
10566188 Clemons et al. Feb 2020 B2
10622214 Wong et al. Apr 2020 B2
10636669 Chen et al. Apr 2020 B2
10636677 Delmas et al. Apr 2020 B2
10643867 Delmas et al. May 2020 B2
10675581 Khan et al. Jun 2020 B2
10685830 Delmas Jun 2020 B2
10714331 Balseanu et al. Jul 2020 B2
10720341 Liang et al. Jul 2020 B2
10748783 Khan et al. Aug 2020 B2
10847360 Wong et al. Nov 2020 B2
10854483 Schaller et al. Dec 2020 B2
10957533 Jiang et al. Mar 2021 B2
11018032 Delmas et al. May 2021 B2
20010029108 Tometsuka Oct 2001 A1
20010041122 Kroeker Nov 2001 A1
20010050096 Costantini et al. Dec 2001 A1
20020066535 Brown et al. Jun 2002 A1
20020073922 Frankel et al. Jun 2002 A1
20020122885 Ahn Sep 2002 A1
20020134439 Kawasaki et al. Sep 2002 A1
20020148492 Yamagata et al. Oct 2002 A1
20020151128 Lane et al. Oct 2002 A1
20020155714 Suzuki Oct 2002 A1
20020192056 Reimer et al. Dec 2002 A1
20030022487 Yoon et al. Jan 2003 A1
20030030945 Heinonen et al. Feb 2003 A1
20030049372 Cook et al. Mar 2003 A1
20030053893 Matsunaga et al. Mar 2003 A1
20030101938 Ronsse et al. Jun 2003 A1
20030121887 Garvey et al. Jul 2003 A1
20030148035 Materials Aug 2003 A1
20030148631 Kuo et al. Aug 2003 A1
20030194615 Krauth Oct 2003 A1
20030207593 Derderian et al. Nov 2003 A1
20030232512 Dickinson et al. Dec 2003 A1
20040025908 Douglas et al. Feb 2004 A1
20040060519 Beauchaine et al. Apr 2004 A1
20040074869 Wang et al. Apr 2004 A1
20040112409 Schilling Jun 2004 A1
20040184792 Hamelin et al. Sep 2004 A1
20040219800 Tognetti Nov 2004 A1
20040248392 Narwankar et al. Dec 2004 A1
20040255979 Fury et al. Dec 2004 A1
20050003655 Cathey et al. Jan 2005 A1
20050051194 Sakashita et al. Mar 2005 A1
20050082281 Uemori et al. Apr 2005 A1
20050136684 Mukai et al. Jun 2005 A1
20050161158 Schumacher Jul 2005 A1
20050191828 Al-Bayati et al. Sep 2005 A1
20050198971 Leitch et al. Sep 2005 A1
20050250347 Bailey et al. Nov 2005 A1
20050269291 Kent Dec 2005 A1
20060003596 Fucsko et al. Jan 2006 A1
20060035035 Sakama Feb 2006 A1
20060105107 Lindeboom et al. May 2006 A1
20060124613 Kumar et al. Jun 2006 A1
20060175012 Lee Aug 2006 A1
20060207633 Kim et al. Sep 2006 A1
20060226117 Bertram et al. Oct 2006 A1
20060279025 Heidari et al. Dec 2006 A1
20060290017 Yanagisawa Dec 2006 A1
20070012402 Sneh Jan 2007 A1
20070045753 Pae et al. Mar 2007 A1
20070087533 Nishikawa et al. Apr 2007 A1
20070187386 Kim et al. Aug 2007 A1
20070204797 Fischer Sep 2007 A1
20070212850 Ingle et al. Sep 2007 A1
20070243317 Bois et al. Oct 2007 A1
20070256559 Chen et al. Nov 2007 A1
20080074658 Davis et al. Mar 2008 A1
20080083109 Shibata et al. Apr 2008 A1
20080115726 Ingle et al. May 2008 A1
20080121882 Hwang et al. May 2008 A1
20080210273 Joe Sep 2008 A1
20080241384 Jeong et al. Oct 2008 A1
20080251904 Fheuss et al. Oct 2008 A1
20080268635 Yu et al. Oct 2008 A1
20080315762 Hamada et al. Dec 2008 A1
20090018688 Chandler et al. Jan 2009 A1
20090081884 Yokota et al. Mar 2009 A1
20090110622 Chiu et al. Apr 2009 A1
20090148965 Kim et al. Jun 2009 A1
20090180847 Guo et al. Jul 2009 A1
20090186481 Suzuki et al. Jul 2009 A1
20090233449 Lebouitz et al. Sep 2009 A1
20090243126 Washiya et al. Oct 2009 A1
20100006211 Wolk et al. Jan 2010 A1
20100012292 Yamazaki Jan 2010 A1
20100022068 Chen et al. Jan 2010 A1
20100072569 Han et al. Mar 2010 A1
20100173470 Lee et al. Jul 2010 A1
20100173495 Thakur et al. Jul 2010 A1
20100196626 Choi et al. Aug 2010 A1
20100203725 Choi et al. Aug 2010 A1
20100304027 Lee et al. Dec 2010 A1
20100320459 Umeda et al. Dec 2010 A1
20100327422 Lee et al. Dec 2010 A1
20110151677 Wang et al. Jun 2011 A1
20110165781 Liang et al. Jul 2011 A1
20110198736 Shero et al. Aug 2011 A1
20110263091 Yamazaki Oct 2011 A1
20110303147 Tachibana et al. Dec 2011 A1
20110305836 Murata et al. Dec 2011 A1
20120048304 Kitajima et al. Mar 2012 A1
20120056173 Pieralisi Mar 2012 A1
20120060868 Gray Mar 2012 A1
20120112224 Le Bellac et al. May 2012 A1
20120142192 Li et al. Jun 2012 A1
20120142198 Wang Jun 2012 A1
20120175822 Inamiya et al. Jul 2012 A1
20120252210 Tohnoe Oct 2012 A1
20120285492 Lee et al. Nov 2012 A1
20120304485 Hayashi et al. Dec 2012 A1
20130194350 Watanabe et al. Aug 2013 A1
20130233170 Spiegelman et al. Sep 2013 A1
20130241037 Jeong et al. Sep 2013 A1
20130288485 Liang et al. Oct 2013 A1
20130302916 Kim et al. Nov 2013 A1
20130330042 Nara et al. Dec 2013 A1
20130337171 Sasagawa Dec 2013 A1
20140003892 Yamamoto et al. Jan 2014 A1
20140023320 Lee et al. Jan 2014 A1
20140045300 Chen et al. Feb 2014 A1
20140051264 Mallick et al. Feb 2014 A1
20140076494 Miyashita et al. Mar 2014 A1
20140134827 Swaminathan et al. May 2014 A1
20140138802 Starostine et al. May 2014 A1
20140159135 Fujimoto et al. Jun 2014 A1
20140183743 Matsumoto et al. Jul 2014 A1
20140231384 Underwood et al. Aug 2014 A1
20140234583 Ryu et al. Aug 2014 A1
20140235068 Ashihara et al. Aug 2014 A1
20140239291 Son et al. Aug 2014 A1
20140264237 Chen et al. Sep 2014 A1
20140268080 Beasley et al. Sep 2014 A1
20140284821 Hubbard Sep 2014 A1
20140319129 Ahmad Oct 2014 A1
20140322921 Ahmad et al. Oct 2014 A1
20150000870 Hosotani et al. Jan 2015 A1
20150050807 Wu et al. Feb 2015 A1
20150056819 Wong et al. Feb 2015 A1
20150091009 Yamazaki et al. Apr 2015 A1
20150099342 Tsai et al. Apr 2015 A1
20150159272 Yoon et al. Jun 2015 A1
20150179501 Jhaver et al. Jun 2015 A1
20150197455 Pranov Jul 2015 A1
20150255581 Lin et al. Sep 2015 A1
20150292736 Hirson et al. Oct 2015 A1
20150309073 Mirkin et al. Oct 2015 A1
20150322286 Cabrini et al. Nov 2015 A1
20150364348 Park et al. Dec 2015 A1
20160027887 Yuan et al. Jan 2016 A1
20160035600 Rivera et al. Feb 2016 A1
20160064209 Lee et al. Mar 2016 A1
20160064482 Hashemi et al. Mar 2016 A1
20160076149 Yamazaki et al. Mar 2016 A1
20160086831 Rivera et al. Mar 2016 A1
20160111272 Girard et al. Apr 2016 A1
20160118391 Zhao et al. Apr 2016 A1
20160163540 Liao et al. Jun 2016 A1
20160208414 Odawara et al. Jul 2016 A1
20160260526 Otto Sep 2016 A1
20160273758 Fujimura Sep 2016 A1
20160274454 Beasley et al. Sep 2016 A1
20160314964 Tang et al. Oct 2016 A1
20160329190 Evans et al. Nov 2016 A1
20160329458 Evans et al. Nov 2016 A1
20160334162 Kim et al. Nov 2016 A1
20160336405 Sun Nov 2016 A1
20160336408 de Souza et al. Nov 2016 A1
20160353522 Rathi et al. Dec 2016 A1
20160355927 Weaver et al. Dec 2016 A1
20160358809 Brown et al. Dec 2016 A1
20160379853 Schaller et al. Dec 2016 A1
20160379854 Vopat et al. Dec 2016 A1
20170005188 Cheng Jan 2017 A1
20170005204 Hosoba et al. Jan 2017 A1
20170011932 Pethe et al. Jan 2017 A1
20170084487 Chebiam et al. Mar 2017 A1
20170104062 Bi et al. Apr 2017 A1
20170140996 Lin et al. May 2017 A1
20170160012 Kobayashi et al. Jun 2017 A1
20170162413 Rebstock Jun 2017 A1
20170194430 Wood et al. Jul 2017 A1
20170253968 Yahata Sep 2017 A1
20170263702 Chan et al. Sep 2017 A1
20170314125 Fenwick et al. Nov 2017 A1
20170358483 Roy et al. Dec 2017 A1
20180003567 Petry et al. Jan 2018 A1
20180019249 Zhang et al. Jan 2018 A1
20180023192 Chandra et al. Jan 2018 A1
20180087418 Cadigan et al. Mar 2018 A1
20180096847 Thompson et al. Apr 2018 A1
20180096874 Schaller et al. Apr 2018 A1
20180258533 Liang et al. Sep 2018 A1
20180261480 Liang et al. Sep 2018 A1
20180286674 Manna et al. Oct 2018 A1
20180308669 Bokka et al. Oct 2018 A1
20180315626 Franklin Nov 2018 A1
20180323093 Zhang et al. Nov 2018 A1
20180337027 L'Heureux et al. Nov 2018 A1
20180342384 Wong et al. Nov 2018 A1
20180350563 Manna et al. Dec 2018 A1
20190019708 Weaver et al. Jan 2019 A1
20190057879 Delmas et al. Feb 2019 A1
20190119769 Khan et al. Apr 2019 A1
20190139793 Delmas et al. May 2019 A1
20190148178 Liang et al. May 2019 A1
20190148186 Schaller et al. May 2019 A1
20190157074 Delmas May 2019 A1
20190170591 Petry et al. Jun 2019 A1
20190198367 Liang et al. Jun 2019 A1
20190198368 Weaver et al. Jun 2019 A1
20190228982 Chen et al. Jul 2019 A1
20190237345 Delmas et al. Aug 2019 A1
20190258153 Nemani et al. Aug 2019 A1
20190259625 Nemani et al. Aug 2019 A1
20190259638 Schaller et al. Aug 2019 A1
20190279879 Singh et al. Sep 2019 A1
20190311896 Balseanu et al. Oct 2019 A1
20190326138 Forderhase et al. Oct 2019 A1
20190360100 Nguyen et al. Nov 2019 A1
20190360633 Schaller et al. Nov 2019 A1
20190368035 Malik et al. Dec 2019 A1
20190371650 Sun et al. Dec 2019 A1
20190375105 Weaver et al. Dec 2019 A1
20200035509 Khan et al. Jan 2020 A1
20200035513 Khan et al. Jan 2020 A1
20200075392 Brown et al. Mar 2020 A1
20200098574 Wong et al. Mar 2020 A1
Foreign Referenced Citations (70)
Number Date Country
1280875 Oct 2006 CN
101871043 Oct 2010 CN
104047676 Sep 2014 CN
104089491 Oct 2014 CN
1107288 Jun 2001 EP
63-004616 Jan 1988 JP
H1218018 Aug 1989 JP
H04355922 Dec 1992 JP
06-283496 Oct 1994 JP
H07048489 May 1995 JP
H08195493 Jul 1996 JP
H9296267 Nov 1997 JP
H10214880 Aug 1998 JP
H10335657 Dec 1998 JP
H11-354515 Dec 1999 JP
2001110729 Apr 2001 JP
2003-51474 Feb 2003 JP
2003166065 Jun 2003 JP
2003188387 Jul 2003 JP
2004127958 Apr 2004 JP
2005-79528 Mar 2005 JP
2005064269 Mar 2005 JP
2005-333015 Dec 2005 JP
2006526125 Nov 2006 JP
2007242791 Sep 2007 JP
2008073611 Apr 2008 JP
2008153635 Jul 2008 JP
2009-129927 Jun 2009 JP
2009-539231 Nov 2009 JP
2010-205854 Sep 2010 JP
2011-29394 Feb 2011 JP
2012-503883 Feb 2012 JP
2012-204656 Oct 2012 JP
2013-105777 May 2013 JP
2013516788 May 2013 JP
2013-179244 Sep 2013 JP
2014019912 Feb 2014 JP
2015-233157 Dec 2015 JP
19980063671 Oct 1998 KR
20030052162 Jun 2003 KR
100422433 Jul 2004 KR
20050121750 Dec 2005 KR
20070075383 Jul 2007 KR
20090011463 Feb 2009 KR
1020090040867 Apr 2009 KR
10-2009-0064279 Jun 2009 KR
10-2010-0035000 Apr 2010 KR
20110136532 Dec 2011 KR
101287035 Jul 2013 KR
101305904 Sep 2013 KR
20140003776 Jan 2014 KR
20140135744 Nov 2014 KR
20150006587 Jan 2015 KR
20150122432 Nov 2015 KR
20160044004 Apr 2016 KR
20160061437 May 2016 KR
200529284 Sep 2005 TW
200721316 Jun 2007 TW
201507174 Feb 2015 TW
201608672 Mar 2016 TW
201708597 Mar 2017 TW
2004102055 Nov 2004 WO
2005057663 Jun 2005 WO
2008047886 Apr 2008 WO
2008089178 Jul 2008 WO
2011103062 Aug 2011 WO
2012133583 Oct 2012 WO
2016018593 Feb 2016 WO
2016018593 Feb 2016 WO
2016065219 Apr 2016 WO
Non-Patent Literature Citations (47)
Entry
International Search Report and Written Opinion for PCT/US2018/021715 dated Jun. 22, 2018.
International Search Report and Written Opinion from PCT/US2018/034036 dated Aug. 24, 2018.
International Search Report and Written Opinion dated Aug. 24, 2018 for Application No. PCT/US2018/034284.
International Search Report, Application No. PCT/US2018/028258 dated Aug. 9, 2018.
International Search Report and Written Opinion for PCT/US2018/035210 dated Aug. 24, 2018.
International Search Report and Written Opinion for PCT/US2018/037539 dated Oct. 5, 2018.
International Search Report and Written Opinion for PCT/US2018/038822 dated Oct. 26, 2018.
Chen, Yang et al., “Analysis of Supercritical Carbon Dioxide Heat Exchangers in Cooling Process”, International Refrigeration and Air Conditioning Conference at Purdue, Jul. 17-20, 2006, pp. 1-8.
Shimoyama, Takehiro et al., “Porous Aluminum for Heat Exchanger”, Hitachi Chemical, pp. 19-20.
Kato, T et al., “Heat Transfer Characteristics of a Plate-Fin Type Supercritical/Liquid Helium Heat Exchanger”, ICEC 14 Proceedings Supplement, 1992, pp. 260-263.
Lee, Ho-Saeng et al., “ The cooling heat transfer characteristics of the supercritical CO2 in mico-fin tube”, Springer, Oct. 2, 2012, pp. 173-184.
International Search Report and Written Opinion dated Nov. 30, 2018 for Application No. PCT/US2018/041688.
International Search Report and Written Opinion for PCT/US2018/043160 dated Jan. 31, 2019.
International Search Report and Written Opinion for PCT/US2018/059643 dated Feb. 26, 2019.
International Search Report and Written Opinion from PCT/US2019/012161 dated Apr. 30, 2019.
International Search Report and Written Opinion for PCT/US2019/015339 dated May 15, 2019.
International Search Report and Written Opinion for PCT/US2019/015332 dated May 15, 2019.
International Search Report and Written Opinion for PCT/US2018/059676 dated May 23, 2019.
International Search Report and Written Opinion for PCT/US2019/023431 dated Jul. 5, 2019.
Haskel Pressure on Demand, Pneumatic and Hydraulic Driven Gas Boosters, Apr. 30, 2016, 36 pages.
Taiwan Office Action dated Jul. 3, 2019 for Application No. 107136151.
International Search Report and Written Opinion for International Application No. PCT/US2019/029602 dated Aug. 14, 2019.
Taiwan Office Action dated Jun. 11, 2019 for Application No. 107138905.
Office Action for Japanese Application No. 2018-546484 dated Oct. 8, 2019.
International Search Report and Written Opinion for International Application No. PCT/US2019/040195 dated Oct. 25, 2019.
Taiwan Office Action dated Nov. 19, 2019 for Application No. 108103415.
Office Action for Japanese Application No. 2018-517285 dated Oct. 23, 2019.
Office Action for Taiwan Patent Application No. 108111501 dated Nov. 14, 2019.
International Search Report and Written Opinion for PCT/US2019/056447 dated Feb. 7, 2020.
KR Office Action dated Feb. 4, 2020 for Application No. 10-2018-0133399.
Taiwan Office Action dated Feb. 21, 2020 for Application No. 108138212.
International Search Report and Written Opinion for International Application No. PCT/US2019/059659 dated Feb. 26, 2020.
Office Action from Taiwan Patent Application No. 108104585 dated Jan. 30, 2020, with concise statement of relevance.
Pedestal definition from Dictionary.com, printed on Feb. 10, 2020 (year 2020).
International Search Report and Written Opinion for PCT/US2018/050464 dated Jan. 4, 2019.
Office Action for Korean Application No. 10-2020-7004396 dated Apr. 5, 2021.
Japanese Office Action dated Apr. 20, 2021 for Application No. JP 2020-508603.
Korean Office Action issued to Application No. 10-2019-7038099 on May 1, 2021.
Office Action for Japanese Patent Application No. 2019-548976 dated May 25, 2021.
TW Application No. 107121254, Office Action dated May 4, 2020.
Taiwan Office Action dated Oct. 12, 2020 for Application No. 108140559.
Office Action for Japanese Application No. 2019-548976 dated Oct. 20, 2020.
European International Search Report issued to 18/64622.9 dated Nov. 20, 2020.
Office Action for Korean Application No. 10-2019-7029776 dated Jan. 18, 2021.
International Search Report and Written Opinion dated Jan. 31, 2019 for Application No. PCT/US2018/043160.
Japanese Office Action dated Feb. 16, 2021 for Application No. 2019-564964.
Extended European international Search Report issued to 18831823.2 dated Mar. 19, 2021.
Related Publications (1)
Number Date Country
20200388486 A1 Dec 2020 US
Provisional Applications (1)
Number Date Country
62557501 Sep 2017 US