Claims
- 1. A system for transferring information, the system comprising:
a first device including a data transmitter that generates a digital data signal and a timing reference transmitter that generates a timing reference signal, the data signal having a first level representing a logic high and a second level representing a logic low; and a second device that is coupled to the first device and includes a delay-locked loop that delays a clock signal to create a data-sampling signal having a predetermined phase relationship with the timing reference signal, the second device having a receive circuit to sample the data signal with the data-sampling signal and determine whether the data signal is logic high or logic low over time.
- 2. The system of claim 1, wherein the timing reference signal is a strobe signal.
- 3. The system of claim 1, wherein the clock signal is an oscillating signal that is present at the first and second devices during system operation, the clock signal being present at the devices along with the timing reference signal and in the absence of the timing reference signal.
- 4. The system of claim 1, wherein the timing reference signal is an oscillating signal that is transmitted from one of the devices to another of the devices.
- 5. The system of claim 1, wherein the timing reference signal is intermittent.
- 6. The system of claim 1, wherein the clock signal and the timing reference signal oscillate at substantially identical frequencies.
- 7. The system of claim 1, wherein the data signal is transmitted along with the timing reference signal.
- 8. The system of claim 1, wherein the data signal is transmitted in a phase that is substantially aligned with that of the timing reference signal.
- 9. The system of claim 1, wherein the data signal is transmitted in a phase that is substantially aligned with a quadrature of the. timing reference signal.
- 10. The system of claim 1, wherein the timing reference signal is transmitted in synchronism with the data signal.
- 11. The system of claim 1, wherein the timing reference signal is transmitted from the first device when the data signal is not transmitted from the first device.
- 12. The system of claim 1, wherein the delay-locked loop includes first and second outputs, the first output providing a phase-lock signal that is approximately in phase with the timing reference signal, and the second output providing the data-sampling signal that is approximately ninety degrees out of phase with the timing reference signal.
- 13. The system of claim 1, wherein a second timing reference signal is generated by the timing reference transmitter to perform a maintenance operation.
- 14. The system of claim 1, wherein the second device includes a mechanism adapted to transmit the clock signal and data signals to the first device, with the data signals phase-adjusted to the clock signal based at least in part on the predetermined phase relationship.
- 15. The system of claim 1, further comprising a plurality of delay elements connectable to the delay-locked loop such that the predetermined phase relationship of the data-sampling signal and the timing reference signal is adjustable.
- 16. A system for transferring information, the system comprising:
a first memory device including a data transmitter that generates a digital data signal and a strobe transmitter that generates a strobe signal, the data signal having a first level representing a logic high and a second level representing a logic low; and a second memory device that is coupled to the first memory device, the second memory device including a delay-locked loop that delays a clock signal to create a data-sampling signal having a predetermined phase relationship with the strobe signal, and a receive circuit adapted to sample the data signal with the data-sampling signal and determine whether the data signal is logic high or logic low over time.
- 17. The system of claim 16, wherein the first memory device is a memory controller.
- 18. The system of claim 16, wherein the clock signal is an oscillating signal that is present at the first and second memory devices during system operation, the clock signal being present at the memory devices along with the strobe signal and in the absence of the strobe signal.
- 19. The system of claim 16, wherein the strobe signal is an oscillating signal that is transmitted from one of the memory devices to another of the devices.
- 20. The system of claim 16, wherein the strobe signal is intermittent.
- 21. The system of claim 16, wherein the clock signal and the strobe signal oscillate at substantially identical frequencies.
- 22. The system of claim 16, wherein the data signal is transmitted along with the strobe signal.
- 23. The system of claim 16, wherein the data signal is transmitted in a phase that is substantially aligned with that of the strobe signal.
- 24. The system of claim 16, wherein the data signal is transmitted in a phase that is substantially aligned with a quadrature of the strobe signal.
- 25. The system of claim 16, wherein the strobe signal is transmitted in synchronism with the data signal.
- 26. The system of claim 16, wherein the strobe signal is transmitted from the first memory device when the data signal is not transmitted from the first memory device.
- 27. The system of claim 16, wherein a second strobe signal is generated by the strobe transmitter to perform a maintenance operation.
- 28. The system of claim 16, wherein the delay-locked loop includes first and second outputs, the first output providing a phase-lock signal that is configured to be approximately in phase with the strobe signal, and the second output providing the data-sampling signal that is configured to be approximately ninety degrees out of phase with the strobe signal.
- 29. The system of claim 16, wherein the second memory device includes a mechanism adapted to transmit data and strobe signals to the first device, and the first memory device includes a variable delay element adapted to synchronize a periodic signal with a phase of the strobe signals to sample the data signals.
- 30. The system of claim 16, wherein the second memory device includes a mechanism adapted to transmit the clock signal and data signals to the first device, with the data signals phase-adjusted to the clock signal based at least in part on the predetermined phase relationship.
- 31. A system for transferring information, the system comprising:
a first device including a first data transmitter that generates a first data signal, a first timing reference transmitter that generates a first timing reference signal and a first data receiver to receive data signals; a second device coupled to the first device and including a second data transmitter that generates a second data signal, a second timing reference transmitter that generates a second timing reference signal and a second data receiver to receive data signals; and a third device coupled to the first and second devices and including a delay-locked loop that delays a clock signal to create a first data-sampling signal having a predetermined phase relationship with the first timing reference signal, and a first receive circuit that samples the first data signal with the data-sampling signal.
- 32. The system of claim 31, wherein the third device has a second receive circuit that samples the second data signal with a second data-sampling signal, the second data-sampling signal having a predetermined phase relationship with the second timing reference signal.
- 33. The system of claim 31, wherein the third device has a memory to store, in a first location, a first state regarding the phase relationship of the first data-sampling signal and the first timing reference signal, and to store, in a second location, a second state regarding the phase relationship of the second data-sampling signal and the second timing reference signal.
- 34. The system of claim 31, wherein the third device is a memory controller and the first device is a memory device.
- 35. The system of claim 31, wherein said first state is employed by the third device to transmit a first transmit data signal to the first device, and the second state is employed by the third device to transmit a second transmit data signal to the second device
- 36. In an integrated circuit, a method of sampling a data signal that is transmitted along with a timing reference signal, the method comprising:
generating a first clock signal; determining a phase difference between the first clock signal and the timing reference signal; delaying the first clock signal by a time determined by the phase difference; and sampling the data signal in response to a transition of the first clock signal.
- 37. The system of claim 36, wherein the timing reference signal is a strobe signal.
- 38. The system of claim 36, wherein determining the phase difference includes integrating a difference between the first clock signal and the timing reference signal over a plurality of clock cycles.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 09/891,184, filed Jun. 25, 2001, which is incorporated by reference herein.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09891184 |
Jun 2001 |
US |
Child |
10353608 |
Jan 2003 |
US |