1. Field of the Invention
The invention relates generally to a conductive structure of semiconductor manufacture. In particular, the invention relates to an asymmetric conductive bump.
2. Description of the Prior Art
The technology of wafer bump relates to forming metal bumps made of gold or tin lead alloy on the bonding pads of the chip. When melt by heat, the metal bumps are configured for jointing the chip and the substrate. Such a jointing method not only reduces the volume of ICs and cost, but also improves the connection density and performance of heat dissipation.
Referring to the top-side diagram of
Accordingly, it is possible to cause cracking after the repeating heat cycles in the process. The cracks may propagate in the symmetric structure of the under bump metallurgy structure 103 to cause a broken circuit and connection failure between the chip and an exterior circuit. Hence, the complex circuit in the chip malfunctions completely.
Accordingly, a conductive bump structure is provided to have an asymmetric structure with two centers not overlapped. The conductive layer on the passivation layer is an asymmetric structure.
Further, an asymmetric-shaped conductive bump is provided to pass more current, and improve heat dissipation and reliability.
An asymmetric bump structure is applied on a wafer that includes a plurality of chip units each of which has an active surface. The asymmetric bump structure includes a conductive surface, a conductive structure, and a conductive material. The conductive surface is on the active surface. The conductive structure contacts a portion of the conductive surface and is positioned on both the conductive surface and the active surface. The conductive material contacts the conductive structure, and the geometric centers of the conductive material and the contacted portion of the conductive surface are not on an identical vertical line.
The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
Before describing the invention in detail, a brief discussion of some underlying concepts will first be provided to facilitate a complete understanding of the invention.
An asymmetric bump structure is applied on a wafer that includes a plurality of chip units each of which has an active surface. The asymmetric bump structure includes a conductive surface, a conductive structure, and a conductive material. The conductive surface is on the active surface. The conductive structure contacts a portion of the conductive surface and is positioned on both the conductive surface and the active surface. The conductive material contacts the conductive structure, and the geometric centers of the conductive material and the contacted portion of the conductive surface are not on an identical vertical line.
In one embodiment, the wafer comprises a silicon wafer, but is not limited to a silicon wafer, or a silicon wafer with conductive pads and a redistribution layer electrically connecting the conductive pads. The conductive pads comprise metal pads, such as aluminum pads 202 shown in
In the embodiment, the conductive structure 205, such as an under bump metallurgy structure comprising conductive multi-layer having adhesion, barrier, and wetting. Furthermore, the material of the conductive structure 205 depends on the material of the contacted conductive surface 203 or the contacted conductive material 207. In the embodiment, the conductive structure 205 is made of, but is not limited to, the composition including aluminum, vanadium/tin, and copper based layers. In a preferred embodiment, the conductive structure 205 contacts and is above the first surface 206. Compared with the first surface 206 of the conductive surface 203, the conductive structure 205 has an asymmetric shape. That is, compared with the first surface 206 of the conductive surface 203, two widths 212 and 213 from the edge of the first surface 206 to the edge of the conductive structure 205 are substantial not equal. It is noted that the substantial difference between the widths 212 and 213 is also adaptable on a symmetric structure, such as round structure.
Next, the conductive material 207, such as a conductive bump formed by any suitable method, is made of a lead-free based material, but is not limited to a lead-free based material. It is understandable that the size and position of the conductive material 207 are defined by the conductive structure 205. Thus, comparing to the first surface 206 of the conductive surface 203, the conductive material 207 also has an asymmetric shape.
Referring to the top-view diagram in
Accordingly, in the embodiment, the asymmetric-shaped UBM structure adopted is more robust than a conventional one. It is known that peering is usually generated between the UBM structure and the passivation layer. For a symmetric-shaped structure, the cracking occurs and progresses symmetrically on the two sides of the UBM, which causes a totally broken circuit. However, in contrast to the symmetric-shaped structure, the asymmetric-shaped structure aforementioned would prevent two regions from cracking symmetrically, which provides the wider or larger portion with a longer path of cracking propagation. That is, in contrast to a symmetric-shaped structure, the complete cracking on the asymmetric-shaped UBM structure occurs only on a single side so that the other side still can provide electrical connection. Moreover, the larger or wider the region is, the more the current is provided as well as heat dissipation and reliability, especially for the soldering between the chips on a printed circuit board.
Furthermore, the horizontal axis 208 and vertical axis 209 perpendicularly intersect at the geometric center “O” of the first surface 206 and are coplanar with the first surface 206. Similarly, the horizontal axis 208 and vertical axis 210 perpendicularly intersect at the geometric center “P” of the second surface 211 and are coplanar with the second surface 211 and the first surface 206. However, the widths 212 and 213 are substantially not so identical that the geometric centers of the first surface 206 and the second surface 211 are not overlapped. That is, the point “O” of the first surface 206 is on a vertical axis different from the one on which the point “P” of the second surface 211. It is noted that the first surface 206 especially and the second surface 211 are not limited to any sizes as long as the boundaries of the first surface 206 are within the ones of the second surface 211.
Other embodiments of the invention will appear to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples to be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
93114940 | May 2004 | TW | national |