Claims
- 1. A semiconductor chip comprising:a substrate; a first dielectric layer positioned in a predetermined area on the surface of the substrate; a second dielectric layer positioned on the surface of the substrate outside the predetermined area wherein the first dielectric layer is harder than the second dielectric layer; and a bonding pad positioned on the first dielectric layer for electrically connecting an integrated circuit (IC) in the substrate with an external circuit.
- 2. The semiconductor chip of claim 1 wherein the dielectric constant of the first dielectric layer is greater than that of the second dielectric layer.
- 3. The semiconductor chip of claim 1 wherein the first dielectric layer is formed of silicon dioxide, and the second dielectric layer is formed of fluoride silicate glass (FSG).
- 4. The semiconductor chip of claim 1 wherein the bonding pad is a metallic layer formed of aluminum (Al), copper (Cu) or alloy of aluminum.
- 5. The semiconductor chip of claim 4 wherein the alloy is formed of aluminum and copper with more than 95% of aluminum by weight.
- 6. The semiconductor chip of claim 1 wherein the bonding pad comprises a glue layer formed of titanium (Ti) positioned on the surface of the first dielectric layer, an aluminum alloy layer positioned on the glue layer, and an anti-reflection layer formed of titanium nitride (TiN) positioned on the aluminum alloy layer.
Parent Case Info
This is a division of U.S. aplication Ser. No. 09/293,963, filed Apr. 19, 1999.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
Streetman, “Solid State Electronic Devices,” 1990, Prentice-Hall, 3rd edition, p. 340-341.* |
Wolf and Tauber, “Silicon Processing for the VLSI Era, vol. 1: Process Technology,” 1986, Lattice Press, p. 331-334. |