This is a continuation of Ser. No. 08/846,922 filed Apr. 30, 1997, now U.S. Pat. No. 5,883,843, which claims priority from provisional application No. 60/061,516 filed Apr. 30, 1996.
Number | Name | Date | Kind |
---|---|---|---|
5006787 | Katircioglu et al. | Apr 1991 | A |
5138619 | Fasang et al. | Aug 1992 | A |
5329533 | Lin | Jul 1994 | A |
5568437 | Jamal | Oct 1996 | A |
5640404 | Satish | Jun 1997 | A |
5751987 | Mahant-Shetti et al. | May 1998 | A |
5875153 | Hii | Feb 1999 | A |
5878051 | Sharma et al. | Mar 1999 | A |
5883843 | Hii et al. | Mar 1999 | A |
5923599 | Hii et al. | Jul 1999 | A |
5925144 | Sebaa | Jul 1999 | A |
5936900 | Hii et al. | Aug 1999 | A |
5953272 | Powell et al. | Sep 1999 | A |
5959912 | Powell et al. | Sep 1999 | A |
5991213 | Cline et al. | Nov 1999 | A |
6137734 | Schnoner et al. | Oct 2000 | A |
Number | Date | Country |
---|---|---|
409127206 | May 1997 | JP |
410143386 | May 1998 | JP |
10302499 | Nov 1998 | JP |
Entry |
---|
U.S. application No. 09/005,081, Powell et al., filed Jan. 9, 1998. |
U.S. application No. 09/004,973, Powell et al., filed Jan. 9, 1998. |
U.S. application No. 09/005,398, Hii, filed Jan. 9, 1998. |
U.S. application No. 09/004,998, Kline et al., filed Jan. 9, 1998. |
Takeshima et al.; A 55-ns 16-Mb DRAM with Built-In Self-Test Function Using Microprogram ROM; IEEE Journal of Solid-State Circuits, vol. 25, No. 4, Aug. 1990; pp. 903-911. |
Takeshima et al.; A 55ns 16Mb DRAM; 1989 IEEE International Solid-State Circuits Conference; Feb. 17, 1989; pp. 246-247. |
Voss et al.; A 14-ns 256K × 1CMOS SRAM with Multiple Test Modes; IEEE Journal of Solid-State Circuits, vol. 24, No., Aug. 1989; pp. 874-880. |
Miyaji et al.; A Multibit Test Trigger Circuit for Megabit SRAMs; IEE Journal of Solid-State Circuits, vol. 25, No. 1, Feb. 1990; pp. 68-71. |
Number | Date | Country | |
---|---|---|---|
60/061516 | Apr 1996 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 08/846922 | Apr 1997 | US |
Child | 09/268281 | US |