This application is a continuation-in-part of application Ser. No. 08/333,367, filed Nov. 2, 1994, now U.S. Pat. No. 5,578,840 by Ranko Scepanovic, et al., entitled "MICROELECTRONIC INTEGRATED CIRCUIT STRUCTURE AND METHOD USING THREE DIRECTIONAL INTERCONNECT ROUTING BASED ON HEXAGONAL GEOMETRY," the entire disclosure of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4918614 | Modarres et al. | Apr 1990 | |
5095343 | Klodzinski et al. | Mar 1992 | |
5130767 | Lidow et al. | Jul 1992 | |
5175693 | Kurosawa et al. | Dec 1992 | |
5222030 | Dangelo et al. | Jun 1993 | |
5300815 | Rostoker | Apr 1994 | |
5323036 | Neilson et al. | Jun 1994 | |
5329157 | Rostoker | Jul 1994 | |
5341024 | Rostoker | Aug 1994 | |
5358886 | Yee et al. | Oct 1994 | |
5398195 | Kim | Mar 1995 | |
5399898 | Rostoker | Mar 1995 | |
5416720 | Fukui | May 1995 | |
5513119 | Moore et al. | Apr 1996 | |
5532934 | Rostoker | Jul 1996 | |
5566078 | Ding et al. | Oct 1996 |
Entry |
---|
Sherwani, N., Algorithms for VLSI Physical Design Automation, Kluwer Academic Publishers, 1993. |
Sechen, Carl, et al., "Timberwolf 3.2 A New Standard Cell Placement & Global Routing Package", IEEE 23rd Designed Automation Conference, Paper 26.1, pp. 432-439. |
Chaudhuri, P., "Routing Multi-Layer Boards on Steiner Metric", IEEE International Symposium on Circuits and Systems Proceedings, (1980) pp. 961-964. |
Sarrafzadeh, M., et al., "Hierarchical Steiner Tree Construction in Uniform Orientations", IEEE Transactions on Computer-Aided Design, vol. II, No. 9 (Sep. 1992). |
Katsadas, E., et al., "A Multi-Layer Router Utilizing Over-Cell Areas", IEEE Proceedings of 27th Design Automation Conference (1990) pp. 704-708. |
Bertsekas, D., "Auction Algorithms for Network Flow Problems: A Tutorial Introduction", Computational Optimization and Applications, (1992) pp. 7-66. |
Number | Date | Country | |
---|---|---|---|
Parent | 333367 | Nov 1994 |