Capacitive microaccelerometers and fabrication methods

Information

  • Patent Grant
  • 7757393
  • Patent Number
    7,757,393
  • Date Filed
    Friday, September 28, 2007
    17 years ago
  • Date Issued
    Tuesday, July 20, 2010
    14 years ago
Abstract
Disclosed are moveable microstructures comprising in-plane capacitive microaccelerometers, with submicro-gravity resolution (<200 ng/√Hz) and very high sensitivity (>17 pF/g). The microstructures are fabricated in thick (>100 μm) silicon-on-insulator (SOI) substrates or silicon substrates using a two-mask fully-dry release process that provides large seismic mass (>10 milli-g), reduced capacitive gaps, and reduced in-plane stiffness. Fabricated devices may be interfaced to a high resolution switched-capacitor CMOS IC that eliminates the need for area-consuming reference capacitors. The measured sensitivity is 83 mV/mg (17 pF/g) and the output noise floor is −91 dBm/Hz at 10 Hz (corresponding to an acceleration resolution of 170 ng/√Hz). The IC consumes 6 mW power and measures 0.65 mm2 core area.
Description
RELATED APPLICATIONS

This Application claims the benefit under 35 U.S.C. §120 of U.S. application Ser. No. 11/444,723, entitled “CAPACITIVE MICROACCELEROMETERS AND FABRICATION METHODS” filed on Jun. 1, 2006, which claims priority under 35 U.S.C. §119(e) to U.S. Provisional Application Serial No. 60/686,981, filed on Jun. 3, 2005, each of which is herein incorporated by reference in its entirety.


BACKGROUND

The present invention relates to microaccelerometers and methods for fabricating same.


Sub-micro-gravity accelerometers are used for measurement of very small vibratory disturbances on platforms installed on earth, space shuttles, and space stations as well as geophysical sensing and earthquake detection. However, the available systems are bulky, complex and expensive, and consume a lot of power. See, for example, Space Acceleration Measurement System (SAMS), http://microgravity.grc.nasa.gov/MSD/MSDhtmlslsamsff.html.


Due to the low-cost and high volume demand, the majority of commercially available microaccelerometers have been developed with low to medium range sensitivities. However, in the past few years, there has been an increasing demand for low-power and small form-factor micro-gravity (micro-g) accelerometers for a number of applications including vibration measurement and earthquake detection. High-performance digital microelectromechanical system (MEMS) accelerometers may also be utilized in ultra-small size for large-volume portable applications such as laptop computers, pocket PCs and cellular phones.


Despite the substantial improvements in micro-fabrication technology, which have enabled commercialization of low to medium sensitivity micromechanical accelerometers, the high precision (<10 μg resolution) accelerometer market has not been dominated by micromachined devices. Moreover, there has been an increasing demand for low-power and small footprint MEMS accelerometers with high sensitivity and stability for many applications such as oil exploration, gravity gradiometry, and earthquake detection. Inexpensive mass-production of these sensitive devices in small size not only can target all these existing applications but also could open new opportunities for applications never been explored with today's available bulky and complex measurement systems.


To achieve the overall device resolution in the sub-μg regime, both mechanical and electronic noises must be extensively suppressed. The dominant source of mechanical noise is the Brownian motion of air molecules hitting the circumferential surfaces of the small micromachined device. Increasing the inertial mass of the sensor is the most effective way of improving the device performance. One implementation of this approach using the full thickness of the silicon wafer combined with high aspect ratio sense gaps has been demonstrated and proved viable in realization of micro-gravity micromechanical accelerometers. Narrow sense gaps in these multiple-mask double-sided processes are defined by a sacrificial oxide layer, which is removed in a wet oxide-etch step referred to as a release step. Considering compliance of the structure required for high intended sensitivity, the sensitivity of the device is limited by the stiction in the wet release step.


The present inventors have previously disclosed 40 μm thick SOI accelerometers with 20 μg/√Hz resolution and sensitivity on the order of 0.2 pF/g. See B. Vakili Amini, S. Pourkamali, and F. Ayazi, “A high resolution, stictionless, CMOS-compatible SOI accelerometer with a low-noise, low-power, 0.25 μm CMOS interface,” MEMS 2004, pp. 272-275. These accelerometers, however, do not have the structure or resolution capability of the present invention.


U.S. Pat. Nos. 6,287,885 and 6,694,814 disclose silicon-on-insulator devices designed as acceleration sensors. However, U.S. Pat. Nos. 6,287,885 and 6,694,814 do not disclose or suggest construction of an accelerometer having added seismic mass or the use of doped polysilicon to reduce capacitive gaps.


It would be desirable to have microaccelerometers that have improved submicron-gravity resolution.





BRIEF DESCRIPTION OF THE DRAWINGS

The various features and advantages of the present invention may be more readily understood with reference to the following detailed description taken in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements, and in which:



FIG. 1 is a schematic diagram of an exemplary differential capacitive SOI accelerometer;



FIG. 2 is a three-dimensional view of an exemplary differential capacitive SOI accelerometer;



FIGS. 3
a-3d are graphs showing design criteria for an exemplary accelerometer;



FIG. 3
e is a graph showing Q variation with respect to gap size for an exemplary accelerometer;



FIGS. 4
a-4c illustrate an exemplary fabrication process flow for producing a differential capacitive SOI accelerometer;



FIGS. 4
d-4f illustrate an exemplary fabrication process flow for producing a differential capacitive silicon accelerometer;



FIG. 5
a is a SEM picture of an exemplary accelerometer from the top side;



FIG. 5
b is a SEM picture of an exemplary accelerometer from the bottom side showing extra proof mass;



FIG. 5
c is a SEM picture of an exemplary accelerometer showing the proof mass, shock stop and comb drives;



FIG. 5
d is a SEM picture showing sense electrodes with a reduced gap size;



FIG. 6
a is a schematic diagram of an exemplary interface circuit for use with the accelerometer;



FIG. 6
b is a diagram showing the exemplary interface circuit in a sampling phase; and



FIG. 6
c is a diagram showing the exemplary interface circuit in an amplification phase.





DETAILED DESCRIPTION

Disclosed herein are micro- and submicro-gravity capacitive micro-machined accelerometers 10 (FIGS. 1 and 2) interfaced to a low-power, low-noise reference-capacitor-less switched-capacitor interface circuit (FIG. 7a). The accelerometers 10 may be fabricated on relatively thick (>100 μm) silicon-on-insulator (SOI) substrates 11 (FIGS. 3a-3c) or on silicon substrates 11 (FIGS. 3d-3f) using a high-aspect ratio fully-dry release process sequence that provide a large seismic mass and reduced in-plane stiffness. An SOI substrate is comprised of a silicon device layer, a buried oxide layer and a silicon handle layer. In the most general term, the silicon in the substrate can be replaced with other materials such as metals, including SiC and diamond. The resolution and sensitivity of fully-dry-released SOI accelerometers 10 are each improved by 100 times compare to earlier implementations to achieve, for the first time, deep sub-micro-gravity resolution in a small footprint (<0.5 cm2).



FIG. 1 is a schematic diagram of an exemplary differential capacitive SOI accelerometer 10. FIG. 2 is a three-dimensional view of an exemplary differential capacitive SOI accelerometer 10.


The exemplary differential capacitive SOI accelerometer 10 comprises a silicon-on-insulator substrate 11 or wafer 11 comprising a lower silicon handle layer 12 and an upper silicon layer 13 (or device layer 13) separated by an insulating layer 14. The upper silicon layer 13 or device layer 13 is fabricated to comprise a proof mass 15 having a plurality of tethers 16 extending therefrom to an exterior portion of the upper silicon layer 13 or device layer 13 that is separated from the proof mass 15. A portion of the insulating layer 14 and lower silicon handle layer 12 of the wafer 11 is attached to the proof mass 15 to provide added mass for the accelerometer 10. The proof mass 15 also has a plurality of fingers 17 extending laterally therefrom. A plurality of electrodes 18 having readout fingers 19 extending therefrom are disposed adjacent to and separated from the plurality of fingers 17 extending from the proof mass 15. Variable capacitors are formed between respective adjacent pairs of fingers 17, 19 of the proof mass 15 and electrodes 18. As is shown in FIG. 1, a plurality of comb drive electrodes 21 having a plurality of fingers 22 to are interposed between comb drive fingers 23 extending from the proof mass 15. The comb drive electrodes 21 are not shown in FIG. 2.


One unique aspect of the present accelerometers 10 is the fact that it has added proof mass 15 comprising portion of the insulating layer 14 and lower silicon handle layer 12. This provides for improved submicro-gravity resolution. Another unique aspect of the accelerometers 10 is that sense gaps between adjacent fingers 17, 19 are very small, on the order of 9 μm.


Specifications for the accelerometer 10 are presented in Table 1. The accelerometer 10 has been designed to achieve the goal objectives for open loop operation in air.









TABLE 1





Specifications


















Static sensitivity
>5 pF/g



Brownian noise floor
<200 ng√Hz



Dynamic range
>100 dB



Frequency range
<200 Hz



Quality factor
<1



SOI thickness
>100 μm



Proof mass size
5 mm × 7 mm



Overall sensor size
7 mm × 7 mm



Mass
>10 milligram










The Brownian noise-equivalent acceleration (BNEA) may be expressed as









BNEA
=




4






k
B


TD


M

=




4






k
B


T






ω
0


MQ




1


(
capacitivegap
)


3
/
2









(
1
)








where KB is the Boltzmann constant, T is the absolute temperature, ω0 is the natural angular frequency (first flexural mode) of the accelerometer 10, and Q is the mechanical quality factor. Increasing the mass and reducing the air damping improves this mechanical noise floor. However, reducing the damping increases the possibility of resonance (high-Q) and sensitivity to higher order modes, which is not desirable. Another limiting factor is the circuit noise equivalent acceleration (CNEA) that depends on the capacitive resolution of the interface IC (ΔCMIN) and the capacitive sensitivity (S) of the accelerometer 10:









CNEA
=



Δ






C
min


S



[


m
/

s
2



Hz


]






(
2
)







The design objective is to minimize the Brownian noise equivalent acceleration (BNEA) and to maximize the static sensitivity (S) while satisfying process simplicity and size limitations. The exemplary fabrication process (FIGS. 3a-3c) enables increase of the seismic mass 15 (to suppress the BNEA) and reduction of gap sizes (to increase S and reduce Q), independently. BNEA is a function of capacitive gap size and reduces for larger gaps (Equation 1). A deposited polysilicon layer 27 (or conformal conductive layer 27) changes the thickness of the tethers 16 as well, which causes the mechanical compliance and therefore the sensitivity to start increasing for thinner polysilicon layers 27.



FIGS. 3
a-3d are graphs showing design criteria for an exemplary accelerometer. FIG. 3e is a graph showing Q variation with respect to gap size for an exemplary accelerometer. A capacitive gap size between 4 and 8 μm satisfies the BNEA and S requirements for the accelerometer 10. However, the Q for the accelerometer 10 should be in the overdamped region. Since the seismic mass 11 is relatively large (tens of milligrams) and the accelerometer 10 is very compliant, the accelerometer 10 may be vulnerable to damage caused by mechanical shock. Hence, shock stops and deflection limiters may be used to protect the accelerometer 10 and avoid nonlinear effects caused by momentum of the off-plane center of mass. ANSYS® simulation predicts the first mode shape (in-plane flexural) to occur at 180 Hz and the next mode shape (out-of-plane motion) to occur at 1300 Hz, which is well above the in-plane motion.



FIGS. 4
a-4c illustrate an exemplary two-mask fabrication process or method for fabricating exemplary SOI accelerometers 10. The accelerometer fabrication process flow is as follows.


As is shown in FIG. 4a, a relatively thick silicon oxide layer 25 is deposited/grown on either one or both sides of a low resistivity relatively thick SOI wafer 11 (substrate 11) comprising the silicon handle layer 12 and device layer 13) separated by the insulating layer 14. The oxide layer 25 is patterned on either one or both sides of the wafer 11 to form a deep reactive ion etching (DRIE) mask. The mask prevents further lithography steps after the device layer 13 is etched to define the structure of the accelerometer 10. Trenches 26 (gaps 26) are etched on the front side of the masked wafer 11 using the DRIE mask.


As is shown in FIG. 4b, a LPCVD polysilicon layer 27 is uniformly deposited on the SOI wafer 11 to reduce the size of the capacitive gaps 26 and doped to reduce the resistivity. A very thin conformal protection layer (such as LPCVD oxide) may be deposited to prevent the polysilicon on the sidewalls from getting attacked by etchant agents while etching back polysilicon in the next step. A blanket etch removes polysilicon at the bottom of the trenches 26 (capacitive gaps 26) and provides isolation between pads 18 (electrodes 18) and fingers 17, 19. In case the conformal protection layer is deposited, it should be removed from the surfaces before performing the polysilicon blanket etch step. For very high aspect ratio capacitive gaps 26, the polysilicon at the bottom of the sense fingers cannot be removed from the top and consequently is etched from the back side. As is shown in FIG. 4c, the handle layer 12 is etched to expose the oxide buffer layer 14 from the back side of the wafer 12. A portion of handle layer 12 on the back side of the proof mass 15 remains intact to add a substantial amount of mass to the accelerometer 10.


The oxide buffer layer 14 is dry etched using an inductive plasma etching system, for example, and the accelerometer 10 is released. This fully-dry release process is a key to high-yield fabrication of extremely compliant structures with small capacitive gaps 26 without experiencing stiction problems caused by wet etching processes. The proof mass 15 is solid with no perforations to maximize sensitivity and minimize the mechanical noise floor per unit area. The residues of the oxide masking layer 25 are removed wherever the silicon is required to be exposed for electrical connection purposes.


An extra mask (not shown) may be used to reduce the height of the back-side seismic mass 15 (for packaging purposes). Also, the added mass of the proof mass 15 may be shaped to reduce the overall sensitivity of the accelerometer 10. In addition, other compatible materials may be used instead of polysilicon 27 for the purpose of gap-reduction (e.g. polysilicon-germanium, for example). A separate mask may be added for top side trench etching to define the tethers 16 after deposition of the polysilicon layer 27. In doing so, the width of the tethers 16 that determine the stiffness of the accelerometer 10 will not be affected by the deposited polysilicon layer 27.



FIGS. 4
d-4f illustrate an exemplary fabrication process flow for fabricating exemplary silicon accelerometers 10. The accelerometer fabrication process flow is as follows.


As is shown in FIG. 4d, a relatively thick oxide layer 25 is deposited/grown on either one or both sides of a low resistivity relatively thick silicon wafer 11 (silicon substrate 11) and patterned (only the bottom oxide mask layer 25 is shown), and the top side is etched using deep reactive ion etching (DRIE), for example. The deep reactive ion etching produces trenches 26 (capacitive gaps 26) adjacent the top surface of the silicon substrate 11.


As is shown in FIG. 4e, a LPCVD polysilicon layer 27 is deposited on the silicon substrate 11 to reduce the size of the capacitive gaps 26. The LPCVD polysilicon layer 27 is uniformly doped. A thin protection layer (such as LPCVD oxide) can be deposited to protect the sidewalls from being attacked while the polysilicon layer is etched from the back side in the consequent steps. This thin layer is etched back from the surfaces of the polysilicon (if deposited).


As is shown in FIG. 4f, a handle substrate 11a (e.g. glass or oxidized silicon) with interconnect through-holes is bonded to the top surface of the accelerometer. The cap substrate is previously patterned to carry shallow cavities above the movable parts of the structure. Electrical connections 29 to the electrodes is created through via holes in the substrate 11a and connect to the doped LPCVD polysilicon layer 27 on pads 18 formed in the lower substrate 11. The silicon substrate 11 and the polysilicon deposited 27 at the bottom of the trenches is etched from the back side using deep reactive ion etching (DRIE) tools, for example, to release the accelerometer 10. The etching leaves a portion of the bottom silicon substrate 11 as part of the proof mass 15.



FIG. 5
a is a SEM picture of an exemplary reduced-to-practice accelerometer 10 from the top side fabricated using the process described with reference to FIGS. 4a-4c. FIG. 5b is a SEM picture of the reduced-to-practice accelerometer 10 from the bottom side showing extra proof mass 15. FIG. 5c is a SEM picture of the reduced-to-practice accelerometer 10 showing the proof mass, shock stop and comb drives. FIG. 5d is a SEM picture showing sense electrodes of the reduced-to-practice accelerometer 10 with a reduced gap size.


The ability to control the amount of added mass is a powerful design parameter, which can be adjusted to achieve different sensitivities using the same top side device layout. Another important feature of the process flow discussed above is the gap reduction technique that utilizes conformal low pressure chemical vapor deposition (LPCVD) of polysilicon on the sidewalls of the trenches etched in the silicon. This fabrication method can also enable implementation of bi-axial and tri-axial accelerometers within a single embodiment.


The accelerometer 10 may be interfaced to a switched-capacitor charge amplifier integrated circuit (IC) 30 that eliminates the need for area-consuming reference capacitors. In this architecture, the reference capacitor is absorbed in the sense capacitance of the accelerometer 10 without compromising the sensitivity of the device or increasing area. The sense capacitance of the sensor is split into four identical sub-capacitances in a fully symmetric and differential manner (two increasing and two decreasing). The proof mass 11 is tied to a constant voltage source (half of the supply) at all times and is never clocked. This, in turn, simplifies the digital clock generator circuit and decreases the charge injection noise. By eliminating the need for reference capacitors and delayed version of the clock, our new interface architecture results in a significant reduction in the electronic die size. A correlated double sampling scheme may be used for strong suppression of the low-frequency flicker noise and offset. The interfacing is done through wire-bonds to the low noise and low power switched-capacitor IC implemented in a 2.5V 0.25 μm N-well CMOS. Alternatively, the interface circuit can be integrated with the accelerometer (or sensor) substrate on a common substrate to simplify packaging.


A schematic diagram of an exemplary accelerometer interface IC 30, or circuit 30, is shown in FIG. 6a. A switched-capacitor charge amplifier 31 eliminates the need for reference capacitors and has virtually zero input offset voltage. This is discussed by B. Vakili Amini, S. Pourkamali, M. Zaman, and F. Ayazi, in “A new input switching scheme for a capacitive micro-g accelerometer,” Symposium on VLSI Circuits 2004, pp. 310-313. FIG. 6b is a diagram showing the exemplary interface circuit 30 in a sampling phase. FIG. 6c is a diagram showing the exemplary interface circuit 30 in an amplification phase.


Previously reported switched-capacitor charge amplifiers for capacitive sensors required on-chip reference capacitors to set the input common mode voltage. See, for example, B. Vakili Amini, and F. Ayazi, “A 2.5V 14-bit Sigma-Delta CMOS-SOI capacitive accelerometer,” IEEE J. Solid-State Circuits, pp. 2467-2476, December 2004, W. Jiangfeng, , G. K. Fedder, and L. R. Carley, “A low-noise low-offset capacitive sensing amplifier for a 50-μg/√Hz monolithic CMOS MEMS accelerometer,” IEEE I Solid-State Circuits, pp. 722-730, May 2004, and H. Kulah, C. Junseok, N. Yazdi, and K. Najafi, “A multi-step electromechanical Sigma-Delta converter for micro-g capacitive accelerometers,” ISSCC 2003, pp. 202-203. In the architecture disclosed herein, the reference capacitor is absorbed in the sense capacitance of the accelerometer 10 without compromising the sensitivity of the device or increasing area.


An exemplary interface IC 30 was fabricated using a 0.25 μm CMOS process operating from a single 2.5V supply and was wire-bonded to the accelerometer 10. A low power consumption of 6 mW was observed. The effective die area is about 0.65 mm2. In order to reduce the CNEA and improve the dynamic range, low frequency noise and offset reduction techniques, i.e., correlated double sampling and optimized transistor sizing were deployed. Moreover, the differential input-output scheme reduces the background common mode noise signals. The measured sensitivity is 83 mV/mg and the interface IC output noise floor is −91 dBm/Hz at 10 Hz, corresponding to an acceleration resolution of 170 ng/√Hz. The IC output saturates with less than 20 mg (less than 10 from earth surface). The interface IC 30 has a chip area of 0.5×1.3 mm2. An exemplary fabricated IC 30 had a power consumption of 6 mW and core area of 0.65 mm2.


The resolution and sensitivity of the fully-dry-released SOI accelerometers 10 are each improved by about 100 times to achieve, for the first time, deep sub-micro-gravity resolution in a small footprint (<0.5 cm2). The figure-of-merit, defined as the ratio of device sensitivity to its mechanical noise floor, is improved by increasing the size of the solid seismic mass 11 by saving part of the handle layer 13 attached to the proof mass 11 (as shown in FIG. 2). Also, capacitive gap sizes are reduced through deposition of the doped LPCVD polysilicon layer 16, which relaxes the trench etching process and allows for higher aspect ratios.


As was mentioned above, the sense capacitance is split into four substantially identical sub-capacitances in a fully symmetric and differential manner. Thus, the reference capacitor is integrated into the sense capacitance of the accelerometer 10 and this does not compromise sensitivity or increase its area. The proof mass 11 is tied to a constant voltage source at all times and is never switched. By eliminating the need for reference capacitors, the interface architecture results in a generic front-end with significant reduction in the electronic die size. The front-end IC 30 may be implemented using a 2.5V 0.25 μm 2P5M N-well CMOS process, for example. Correlated double sampling scheme (CDS) is used for strong suppression of the low-frequency flicker noise and offset.


The following are unique features of fabricated microaccelerometers 10. A two-mask process provides for high yield and a simple implementation. Fully-dry release provides for stictionless compliant devices. Gap size reduction provides for high capacitive sensitivity. Small aspect ratio trenches allow relaxed DRIE. Extra backside seismic mass provides for nano-gravity. No release perforation (solid proof mass) provides for maximum performance per unit area.


Thus, implementation and characterization of in-plane capacitive microaccelerometers 10 with sub-micro-gravity resolution and high sensitivity have been disclosed. The fabrication process produces stictionless accelerometers 10 and is very simple compared to conventional microaccelerometer fabrication techniques that use regular silicon substrates with multi-mask sets. These conventional techniques are discussed, for example, by P. Monajemi, and F. Ayazi, in “Thick single crystal Silicon MEMS with high aspect ratio vertical air-gaps,” SPIE 2005 Micromachining/Microfabrication Process Technology, pp. 138-147, and J. Chae, H. Kulah, and K. Najafi., in “An in-plane high sensitivity, low-noise micro-g silicon accelerometer,” MEMS 2003, pp. 466-469. The fully-dry release process provides for accelerometers 10 with maximum sensitivity and minimum mechanical noise floor per unit area. The accelerometers 10 may be interfaced with a generic sampled data front-end IC 30 that has the versatility of interfacing capacitive microaccelerometers 10 with different rest capacitors. Proper mechanical design keeps the accelerometers 10 in over-damped region in air that avoids unpredictable resonant response.









TABLE 2





Accelerometer and Interface IC Specifications


















Accelerometer




Top-side roof mass dimensions
7 mm × 5 mm × 120 μm



Extra seismic mass dimensions
5 mm × 3 mm × 400 μm



Proof mass
24 milli-gram



Sensitivity
17 pF/g



Brownian noise floor
100 nano-g/√Hz



f−3dB (1st-flexural)
180 Hz



2nd-mode (out-of-plane)
1300 Hz



Gap size
5 μm



Interface IC



Gain
83 mV/milli-g



Output noise floor
−91 dBm @ 10 Hz



Min. detectable Accl.
170 nano-g @ 10 Hz



Capacitive resolution
2 aF/√Hz @ 10 Hz



Power supply
GND-2.5 V



Power dissipation
6 mW



Sampling frequency
200 kHz



Die core area
0.65 mm2










The sub-micro-gravity accelerometers 10 have applications in measurement of vibratory disturbances on the platforms installed on earth, space shuttles, and space stations, as well as in inertial navigation.


The use of thick SOI substrates in implementing lateral capacitive accelerometers has the advantage of increased mass compared to the polysilicon surface micromachined devices, which results in reduced Brownian noise floor for these devices. However, bulk silicon accelerometers are typically limited by the electronic noise floor, which can be improved by increasing the sensitivity (delta(C)/g) of the micromachined device. This usually requires an increase in the capacitive area and a reduction in the stiffness of the device, which in turn increases the possibility of stiction.


Thus, 120 μm-thick high sensitivity silicon capacitive accelerometers 10 on low-resistivity SOI substrates 11 using a backside dry-release process have been disclosed that eliminates stiction along with the need for perforating the proof mass 15. A solid proof mass 15 with no perforations results in a smaller footprint for the sensor and an improved electromechanical design. An improved architecture interface circuit 30 is also disclosed that has no limitation of sensing large capacitive (>10 pF) microaccelerometers 10.


Thus, microaccelerometers and fabrication methods relating thereto have been disclosed. It is to be understood that the above-described embodiments are merely illustrative of some of the many specific embodiments that represent applications of the principles discussed above. Clearly, numerous and other arrangements can be readily devised by those skilled in the art without departing from the scope of the invention.

Claims
  • 1. A method of fabricating a moveable microstructure, comprising: providing a substrate having upper and lower layers;etching trenches in the upper layer to define bonding pads, sense electrodes and a proof mass having capacitive gaps formed therebetween, and a plurality of tethers that allow the proof mass to move;depositing a conformal conductive layer on the substrate to reduce sizes of the capacitive gaps;etching the conformal conductive layer to remove conformal conductive material at the bottom of the trenches and provide isolation between the bonding pads and the sense electrodes; andetching the lower layer of the substrate to form a region of extra proof mass that is coupled to the proof mass formed in the upper layer.
  • 2. The method recited in claim 1 wherein the conformal conductive layer is doped to reduce its electrical resistance.
  • 3. The method recited in claim 1 further comprising: masking and etching the back side of the proof mass to reduce its height.
  • 4. The method recited in claim 1 wherein the substrate comprises a silicon-on-insulator substrate.
  • 5. The method recited in claim 1 wherein the substrate comprises a silicon substrate.
  • 6. A method of fabricating a moveable microstructure, comprising: providing a low resistivity silicon-on-insulator substrate;etching wenches on the front side of the substrate to define bonding pads, sense electrodes and a proof mass having capacitive gaps formed therebetween;depositing a conformal conductive layer on the substrate to reduce capacitive gap sizes;doping the conformal conductive layer;etching the conformal conductive layer to remove material at the bottom of the trenches; andetching the back side of the substrate to form a region of additional proof mass and to release the microstructure.
  • 7. The method recited in claim 6 further comprising: growing a thermal silicon oxide layer on both sides of the substrate;patterning the oxide layer on the both sides of the substrate to form an etch mask.
  • 8. A method of fabricating a moveable microstructure, comprising: providing a silicon substrate;etching trenches on the front side of the substrate to define pads, sense electrodes and a proof mass having capacitive gaps formed therebetween;depositing a conformal conductive layer on the substrate to reduce capacitive gap sizes;bonding a handle substrate to the top side of the silicon substrate;etching the back side of the substrate to form a region of additional proof mass and to release the microstructure by etching the conformal conductive layer to remove material at the bottom of the trenches; andforming electrical connections through via holes in the handle substrate to the conformal conductive layer adjacent to pads defined in the silicon substrate.
  • 9. The method recited in claim 8 wherein the bonded handle substrate comprises an oxidized silicon substrate.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT

This invention was made in part with government support under Grant Number NNC04GB18G awarded by National Aeronautics and Space Administration. Therefore, the government may have certain rights in this invention.

US Referenced Citations (180)
Number Name Date Kind
4414848 Shutt Nov 1983 A
4719538 Cox Jan 1988 A
4789803 Jacobsen et al. Dec 1988 A
4836034 Izumi et al. Jun 1989 A
4851080 Howe et al. Jul 1989 A
4882933 Petersen et al. Nov 1989 A
4891985 Glenn Jan 1990 A
4905523 Okada Mar 1990 A
4941354 Russell et al. Jul 1990 A
4967605 Okada Nov 1990 A
4969366 Okada Nov 1990 A
5014415 Okada May 1991 A
5051643 Dworsky et al. Sep 1991 A
5060504 White et al. Oct 1991 A
5092645 Okada Mar 1992 A
5103667 Allen et al. Apr 1992 A
5124879 Goto Jun 1992 A
5134883 Shannon Aug 1992 A
5182515 Okada Jan 1993 A
5243861 Kloeck et al. Sep 1993 A
5253510 Allen et al. Oct 1993 A
5263375 Okada Nov 1993 A
5295386 Okada Mar 1994 A
5317922 Bomback et al. Jun 1994 A
5343765 Okada Sep 1994 A
5343766 Lee et al. Sep 1994 A
5392658 Okada Feb 1995 A
5406848 Okada Apr 1995 A
5421213 Okada Jun 1995 A
5428996 Abbink et al. Jul 1995 A
5437196 Okada Aug 1995 A
5447051 Hanks et al. Sep 1995 A
5457993 Sapuppo Oct 1995 A
5485749 Nohara et al. Jan 1996 A
5487305 Ristic et al. Jan 1996 A
5492020 Okada Feb 1996 A
5497668 Okada Mar 1996 A
5531002 Okada Jul 1996 A
5531092 Okada Jul 1996 A
5567880 Yokota et al. Oct 1996 A
5571972 Okada Nov 1996 A
5639973 Okada Jun 1997 A
5646346 Okada Jul 1997 A
5661235 Bonin Aug 1997 A
5675086 Kihara et al. Oct 1997 A
5682000 Okada Oct 1997 A
5725785 Ishida et al. Mar 1998 A
5744718 Okada Apr 1998 A
5780749 Okada Jul 1998 A
5786997 Hoyt et al. Jul 1998 A
5811693 Okada Sep 1998 A
5831163 Okada Nov 1998 A
5856620 Okada Jan 1999 A
5877421 Biebl et al. Mar 1999 A
5889242 Ishihara et al. Mar 1999 A
5962787 Okada et al. Oct 1999 A
5963788 Barron et al. Oct 1999 A
5987985 Okada Nov 1999 A
6053057 Okada Apr 2000 A
6065341 Ishio et al. May 2000 A
6074890 Yao et al. Jun 2000 A
6117701 Buchan et al. Sep 2000 A
6122965 Seidel et al. Sep 2000 A
6136212 Mastrangelo et al. Oct 2000 A
6151966 Sakai et al. Nov 2000 A
6158291 Okada Dec 2000 A
6159761 Okada Dec 2000 A
6166581 Liu et al. Dec 2000 A
6167757 Yazdi et al. Jan 2001 B1
6169321 Nguyen et al. Jan 2001 B1
6185814 Okada Feb 2001 B1
6199874 Galvin et al. Mar 2001 B1
6271830 Berstis Aug 2001 B1
6276207 Sakai et al. Aug 2001 B1
6282956 Okada Sep 2001 B1
6287885 Muto et al. Sep 2001 B1
6301965 Chu et al. Oct 2001 B1
6307298 O'Brien Oct 2001 B1
6314823 Okada Nov 2001 B1
6344618 Sato Feb 2002 B1
6378381 Okada et al. Apr 2002 B1
6386032 Lemkin et al. May 2002 B1
6389899 Partridge et al. May 2002 B1
6401536 O'Brien Jun 2002 B1
6402968 Yazdi et al. Jun 2002 B1
6437772 Zimmerman et al. Aug 2002 B1
6474133 Okada Nov 2002 B1
6477903 Okada Nov 2002 B2
6497149 Moreau et al. Dec 2002 B1
6512364 Okada Jan 2003 B1
6534413 Robertson et al. Mar 2003 B1
6581465 Waters et al. Jun 2003 B1
6596236 DiMeo et al. Jul 2003 B2
6617657 Yao et al. Sep 2003 B1
6674140 Martin Jan 2004 B2
6674383 Horsley et al. Jan 2004 B2
6683358 Ishida et al. Jan 2004 B1
6694814 Ishio Feb 2004 B2
6716253 Okada Apr 2004 B2
6717488 Potter Apr 2004 B2
6739189 Lee et al. May 2004 B2
6744335 Ryhanen et al. Jun 2004 B2
6772632 Okada Aug 2004 B2
6779408 Okada Aug 2004 B2
6803637 Benzel et al. Oct 2004 B2
6841861 Brady Jan 2005 B2
6864677 Okada Mar 2005 B1
6865943 Okada Mar 2005 B2
6894482 Okada May 2005 B2
6897854 Cho et al. May 2005 B2
6743656 Orcutt et al. Jun 2005 B2
6909221 Ayazi et al. Jun 2005 B2
6913941 O'Brien et al. Jul 2005 B2
6920788 Okada Jul 2005 B2
6925875 Silverbrook Aug 2005 B2
6936491 Partridge et al. Aug 2005 B2
6936492 McNeil et al. Aug 2005 B2
6936494 Cheung Aug 2005 B2
6938484 Najafi et al. Sep 2005 B2
6941810 Okada Sep 2005 B2
6469909 Simmons Oct 2005 B2
6952041 Lutz et al. Oct 2005 B2
6953985 Lin et al. Oct 2005 B2
6960488 Brosnihan et al. Nov 2005 B2
7013730 Malametz Mar 2006 B2
7023065 Ayazi et al. Apr 2006 B2
7043985 Ayazi et al. May 2006 B2
7059188 Okada Jun 2006 B2
7078796 Dunn et al. Jul 2006 B2
7109727 Hayakawa et al. Sep 2006 B2
7152485 Okada Dec 2006 B2
7176770 Ayazi et al. Feb 2007 B2
7231802 Okada Jun 2007 B2
7318349 Vaganov et al. Jan 2008 B2
7337671 Ayazi et al. Mar 2008 B2
7360423 Ayazi et al. Apr 2008 B2
7360455 Okada Apr 2008 B2
7363814 Okada Apr 2008 B2
7367232 Vaganov et al. May 2008 B2
7543496 Ayazi et al. Jun 2009 B2
20010002731 Ueda Jun 2001 A1
20010011887 Sturm et al. Aug 2001 A1
20020014126 Okada Feb 2002 A1
20020020689 Leung Feb 2002 A1
20020038897 Tuan et al. Apr 2002 A1
20020040602 Okada Apr 2002 A1
20020055236 Chen May 2002 A1
20020063322 Robbins et al. May 2002 A1
20020104378 Stewart Aug 2002 A1
20020117728 Brosnihhan et al. Aug 2002 A1
20020148534 Davis et al. Oct 2002 A2
20030122227 Silverbrook Jul 2003 A1
20030209075 Okada Nov 2003 A1
20040115937 Nagai et al. Jun 2004 A1
20040187578 Malametz et al. Sep 2004 A1
20040189340 Okada Sep 2004 A1
20040231420 Xie et al. Nov 2004 A1
20040233503 Kimura Nov 2004 A1
20040245586 Partridge et al. Dec 2004 A1
20050036269 Ma et al. Feb 2005 A1
20050095813 Zhu et al. May 2005 A1
20050109108 Chen et al. May 2005 A1
20050140356 Inglese et al. Jun 2005 A1
20050160814 Vaganov et al. Jul 2005 A1
20050183503 Malametz Aug 2005 A1
20050277218 Nakajo et al. Dec 2005 A1
20050287760 Yan et al. Dec 2005 A1
20060014374 Barth et al. Jan 2006 A1
20060180898 Funaki et al. Aug 2006 A1
20060272413 Vaganov et al. Dec 2006 A1
20060273416 Ayazi et al. Dec 2006 A1
20070012109 Okada Jan 2007 A1
20070220971 Ayazi et al. Sep 2007 A1
20070256469 Okada Nov 2007 A1
20070281381 Ayazi Dec 2007 A1
20080028857 Ayazi et al. Feb 2008 A1
20090064781 Ayazi et al. Mar 2009 A1
20090095079 Ayazi Apr 2009 A1
20090266162 Ayazi et al. Oct 2009 A1
20090280594 Mehregany Nov 2009 A1
Related Publications (1)
Number Date Country
20080028857 A1 Feb 2008 US