Field of the Invention
The present invention relates to cascode structures and particularly to dual-gate transistors having an insulating layer below one gate.
Description of the Related Art
Materials such as silicon (Si) and gallium arsenide (GaAs) have found wide application in semiconductor devices for low power and, in the case of Si, low frequency applications. However, these more familiar semiconductor materials may not be well-suited for high power and/or high frequency applications, for example, due to their relatively small bandgaps (1.12 eV for Si and 1.42 for GaAs at room temperature) and relatively small breakdown voltages.
In light of the difficulties presented by Si and GaAs, interest in high power, high temperature and/or high frequency applications and devices has focused on wide bandgap semiconductor materials such as silicon carbide (2.996 eV for alpha SiC at room temperature) and the Group III nitrides (e.g., 3.36 eV for GaN at room temperature). These materials, typically, may have higher electric field breakdown strengths and higher electron saturation velocities as compared to GaAs and Si.
A device of particular interest for high power and/or high frequency applications is the High Electron Mobility Transistor (HEMT), which is also known as a modulation doped field effect transistor (MODFET). In a HEMT device, a two-dimensional electron gas (2DEG) may be formed at the heterojunction of two semiconductor materials with different bandgap energies. The smaller bandgap material may have a higher electron affinity than the wider bandgap material. The 2DEG is an accumulation layer in the undoped smaller bandgap material and can contain a relatively high sheet electron concentration, for example, in excess of 1013 carriers/cm2. Additionally, electrons that originate in the wider bandgap semiconductor may transfer to the 2DEG, allowing a relatively high electron mobility due to reduced ionized impurity scattering. This combination of relatively high carrier concentration and carrier mobility can give the HEMT a relatively large transconductance and may provide a performance advantage over metal-semiconductor field effect transistors (MESFETS) for high-frequency applications.
HEMTs fabricated in the gallium nitride/aluminum gallium nitride (GaN/AlGaN) material system can generate large amounts of RF power due to a combination of material characteristics, such as relatively high breakdown fields, relatively wide bandgaps, relatively large conduction band offset, and/or relatively high saturated electron drift velocity. A major portion of the electrons in the 2DEG may be attributed to polarization in the AlGaN.
Different types of HEMTs in the GaN/AlGaN system have been demonstrated. For example, U.S. Pat. Nos. 5,192,987 and 5,296,395 describe AlGaN/GaN HEMT structures and methods of manufacture. In addition, U.S. Pat. No. 6,316,793, to Sheppard et al., which is commonly assigned with the present application, describes a HEMT device having a semi-insulating silicon carbide substrate, an AlN buffer layer on the substrate, an insulating GaN layer on the buffer layer, an AlGaN barrier layer on the GaN layer, and a passivation layer on the AlGaN active structure. Moreover, U.S. Patent Application Publication No. U.S. 2005/0170574 to Sheppard et al., which is also commonly assigned, describes a HEMT device including a protective layer and/or a low damage recess fabrication technique which may reduce damage to the semiconductor in the gate region of the transistor that can occur during an anneal of the ohmic contacts of the device.
Electron trapping and the resulting difference between DC and RF characteristics can be a limiting factor in the performance of these devices. Silicon nitride (SiN) passivation has been employed to alleviate this trapping problem resulting in high performance devices with power densities over 10 W/mm at 10 Ghz. For example, commonly assigned U.S. Pat. No. 6,586,781 to Wu et al. discloses methods and structures for reducing the trapping effect in GaN-based transistors. However, due to the high electric fields existing in these structures, charge trapping can still be a concern.
Field plates have been used to enhance the performance of GaN-based HEMTs at microwave frequencies and have exhibited performance improvement over non-field-plated devices [See S. Kamalkar and U.K. Mishra, Very High Voltage AlGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator, Solid State Electronics 45, (2001), pp. 1645-1662]. Many field plate approaches have involved a field plate connected to the gate of the transistor with the field plate on top of the drain side of a channel. This can result in a reduction of the electric field on the gate-to-drain side of the transistor, thereby increasing breakdown voltage and reducing the high-field trapping effect. However, transistors with gate-to-drain field plates can exhibit relatively poor reliability performance, particularly at class C (or higher class) operation where the electric field on the source side of the gate becomes significant. Still other field plate approaches have involved connecting the field plate to the source. Source-connected field plates offer a reduction in gate-to-drain capacitance, which consequently enhances the gain.
In addition to minimizing feedback capacitance, one goal in some applications is to improve linearity (i.e., the degree of proportionality between input and output). While GaN-based HEMTs generally display good linearity, in some applications further improvement is desired (e.g., high power RF or and/or communication applications). One method of minimizing feedback capacitance while also improving linearity involves multi-stage arrangements. Transistors such as HEMTs can be combined in a two-stage cascode arrangement (using two of the same or different transistors). Some cascode arrangements including an initial non-field-plated common source stage and a second field-plated common gate stage are described in the commonly assigned U.S. Pat. No. 7,126,426 to Mishra et al. and entitled “Cascode Amplifier Structure Including Wide Bandgap Field Effect Transistor With Field Plates,” which is fully incorporated by reference herein in its entirety. These devices can obtain the benefits of the field plate with little detrimental impact due to the feedback capacitance caused by the use of the field plate.
Multi-stage arrangements can also be achieved within a single dual-gate transistor, such as those described in U.S. Pat. No. 5,514,992 to Tanaka et al. In a dual-gate cascode transistor, the drain-to-source connection of a two transistor arrangement is replaced by the portion of the transistor between the two gates.
In prior art dual-gate arrangements such as that shown in
The present invention provides dual-gate transistors and/or cascode structures wherein the second stage gate does not need to be separately biased. One embodiment of a multi-gate transistor according to the present invention includes a plurality of active semiconductor layers on a substrate, with a 2DEG at the interface of two of these layers. A first gate is between a source and a drain, and a second gate is between the first gate and the drain. A spacer layer separates the second gate from the plurality of active semiconductor layers.
One embodiment of a cascode structure according to the present invention comprises a first stage with a first gate and a second stage with a second gate. The second gate is separated from a barrier layer by a spacer layer.
One embodiment of an integrated circuit according to the present invention includes a transistor having a plurality of active semiconductor layers on a substrate, with a 2DEG at the interface of two of these layers. A first gate is between a source and a drain, and a second gate is between the first gate and the drain. A spacer layer separates the second gate from the plurality of active semiconductor layers.
These and other further features and advantages of the invention would be apparent to those skilled in the art from the following detailed description, taken together with the accompanying drawings, in which:
The present invention provides structures, such as a dual-gate transistor or HEMT cascade structure, that provide lower feedback capacitance and improved linearity at reduced complexity and cost. These structures, such as a GaN-based dual-gate HEMT, can provide high voltage, high current, and high gain operation with improved linearity. The present invention is generally directed to cascade structures wherein a second stage gate is separated from the barrier layer by a relatively thin spacer layer, causing the second stage to have a more negative threshold voltage than the first stage. In one embodiment, the second stage includes a cavity in a spacer layer which exposes the active region; a thin spacer layer is deposited over the active region, and the second stage gate fills the remainder of the cavity. The second stage gate can then be grounded, such as through a connection to the source, and the need for separately biasing the second stage gate is eliminated.
It will be understood that when an element or layer is referred to as being “on”, “connected to”, “coupled to” or “in contact with” another element or layer, it can be directly on, connected or coupled to, or in contact with the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to”, “directly coupled to” or “directly in contact with” another element or layer, there are no intervening elements or layers present. Likewise, when a first element or layer is referred to as being “in electrical contact with” or “electrically coupled to” a second element or layer, there is an electrical path that permits current flow between the first element or layer and the second element or layer. The electrical path may include capacitors, coupled inductors, and/or other elements that permit current flow even without direct contact between conductive elements. Further, terms such as “insulating” for example, can refer to materials that are fully insulating, semi-insulating, or that can be either.
It is also understood that, although the ordinal terms first, second, third, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention.
Furthermore, relative terms, such as “lower” or “bottom” and “upper” or “top,” may be used herein to describe the relationship of one element to another as illustrated in the drawings. It is understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the drawings. For example, if the device in one of the drawings is turned over, features described as being on the “lower” side of an element would then be oriented on “upper” side of that element. The exemplary term “lower” can therefore describe both lower and upper orientations, depending of the particular orientation of the device. Similarly, if the device in one of the drawings is turned over, elements described as “below” or “beneath” other elements would then be oriented above those other elements. The exemplary terms “below” or “beneath” can therefore describe both an orientation of above and below.
The terminology used in the description of the invention herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used in the description of the invention and the appended claims, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It is also understood that the term “and/or” as used herein refers to and encompasses any and all possible combinations of one or more of the associated listed items. It will be further understood that the terms “comprises” and “comprising,” when used in this specification, specify the presence of stated steps, operations, features, elements, and/or components, but do not preclude the presence or addition of one or more other steps, operations, features, elements, components, and/or groups thereof.
Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. The regions illustrated in the drawings are schematic in nature, and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention unless explicitly stated otherwise.
Unless otherwise defined, all terms used in disclosing embodiments of the invention, including technical and scientific terms, have the same meaning as commonly understood by one of ordinary skill in the pertinent art and are not necessarily limited to the specific definitions known at the time of the present invention. Accordingly, these terms can include equivalent terms that are created after such time. It is further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the present specification and in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
The HEMT 30 can comprise a substrate 32 which can be made from silicon carbide, sapphire, spinet, ZnO, silicon, gallium nitride, aluminum nitride, or any other material or combinations of materials capable of supporting growth of a Group-III nitride material. A nucleation layer 34 can be formed on the substrate 32 to reduce the lattice mismatch between the substrate 32 and the next layer in the HEMT 30, although this nucleation layer is not mandatory. The nucleation layer 34 can be approximately 1000 angstroms (A) thick, although other thicknesses can be used. The nucleation layer 34 can comprise many different materials, with a suitable material being AlzGa1-zN (0<=z<=1), and can be formed on the substrate 32 using known semiconductor growth techniques such as Metal Organic Chemical Vapor Deposition (MOCVD), Hydride Vapor Phase Epitaxy (HVPE), or Molecular Beam Epitaxy (MBE).
The substrate 32 can be made of many different materials with a suitable substrate being a 4H polytype of silicon carbide, although other silicon carbide polytypes can also be used including 3C, 6H and 15R polytypes. Silicon carbide has a much closer crystal lattice match to Group III nitrides than sapphire and results in Group III nitride films of higher quality. Silicon carbide also has a very high thermal conductivity so that the total output power of Group III nitride devices on silicon carbide is not limited by the thermal dissipation of the substrate (as may be the case with some devices formed on sapphire). Also, the availability of silicon carbide substrates provides the capacity for device isolation and reduced parasitic capacitance that make commercial devices possible. SiC substrates are available from Cree, Inc., of Durham, N.C. and methods for producing them are set forth in the scientific literature as well as in a U.S. Pat. Nos. Re. 34,861 to Davis et al.; U.S. Pat. No. 4,946,547 to Palmour et al.; and U.S. Pat. No. 5,200,022 to Kong et al.
The formation of a nucleation layer 34 can depend on the material used for the substrate 32. For example, methods of forming a nucleation layer 34 on various substrates are taught in U.S. Pat. No. 5,290,393 to Nakamura and U.S. Pat. No. 5,686,738 to Moustakas, each of which are incorporated by reference as if fully set forth herein. Methods of forming nucleation layers on silicon carbide substrates are disclosed in U.S. Pat. No. 5,393,993 to Edmond et al., U.S. Pat. No. 5,523,589 to Edmond et al., and U.S. Pat. No. 5,739,554 to Edmond et al., each of which is incorporated herein by reference as if fully set forth herein.
The HEMT 30 can further comprise a buffer layer 36 which can have high resistivity formed on the nucleation layer 34. The buffer layer 36 can comprise doped or undoped layers of Group III-nitride materials with a preferred buffer layer 36 made of a Group III-nitride material such as AlxGayIn(1-x-y)N (0<=x<=1, 0<=y<=1, x+y<=1). Other materials can also be used for the buffer layer 36 such as GaN that is approximately 0.5-20 μm thick, and part or all of the buffer layer can be doped with Fe.
A barrier layer 38 is formed on the buffer layer 36 with the buffer layer 36 being sandwiched between the barrier layer 38 and the nucleation layer 34. Like the buffer layer 36, the barrier layer 38 can comprise doped or undoped layers of Group III-nitride materials. The barrier layer can be made of one or multiple layers of AlxGa1-xN or AlxInyGa1-x-yN, where each of x and y ranges from 0-1 with exemplary values being 0, 0.2, 0.4, 0.5, 0.6, 0.8, and 1, and x and y can be a function of depth such that the barrier layer 38 can be a graded layer. A 2DEG channel layer 40 can be induced at the heterointerface between the buffer layer 36 and the barrier layer 38, and the buffer layer 36, 2DEG channel layer 40 and barrier layer 38 can generally form the HEMT active region.
Exemplary HEMT structures are illustrated in U.S. Pat. No. 6,316,793 to Sheppard et al., U.S. Pat. No. 6,586,781 to Wu et al., U.S. Pat. No. 6,548,333 to Smith and U.S. Published Patent Application Nos. 2002/0167023 to Prashant et al., and 2003/0020092 to Parikh et al., each of which is incorporated by reference as though fully set forth herein. Other nitride based HEMT structures are illustrated in U.S. Pat. No. 5,192,987 to Kahn et al. and U.S. Pat. No. 5,296,395 to Kahn et al., each of which is incorporated herein by reference as if fully set forth herein. The buffer and barrier layers 36,38 can be made using the same methods used to grow the nucleation layer 34. Electric isolation between the devices can be accomplished through mesa etch or ion implementation outside the active HEMT.
Source and drain electrodes 42, 44 can be formed in contact with the barrier layer 38. Electric current can flow between the source and drain electrodes 42, 44 through the 2DEG channel layer 40 between the buffer layer 36 and the barrier layer 38 when a gate is biased at the appropriate level. The formation of source and drain electrodes 42, 44 is described in detail in the patents and publications referenced above.
A first stage gate 46 can be formed on the barrier layer 38, and can be at least partially surrounded by and within an aperture of a first spacer layer 50. The first spacer layer 50 can be many different thicknesses, with some exemplary layers being between 100 nm and 2000 nm. A second stage gate 48 can also formed on the barrier layer 38 and within an aperture in the first spacer layer 50.
The gates 46,48 can have many different lengths (Lg1 and Lg2), with suitable gate lengths ranging from 10 nm to 1000 nm or approximately 500 nm, although other gate lengths can also be used. In one embodiment, Lg1 is shorter than Lg2; in another embodiment, the gate lengths are equal; in another embodiment, Lg1 is longer than Lg2. In the embodiment shown, the gates 46,48 can be side by side, which can reduce parasitic capacitance. The gates 46,48 can be separated by a distance Lgg, which allows the second gate 48 to shield the first gate 46 as previously described. The distance Lgg can be many different values, with exemplary distances being between 10 nm and 2000 nm. In some embodiments Lgg can range from 600 nm to 1200 nm which can provide easier fabrication, and in some embodiments Lgg can be approximately 900 nm.
As best shown in the combination of
The buses of the via/bus system 49a can be on the topmost surface of the HEMT 30. One or more buses can be used, with the
In one embodiment, the second gate 48 can be connected to the source 42 by a conductive path 49b running outside the active region of the HEMT 30. In the
In the
As previously discussed, in prior art dual gate HEMTs the second gate must be separately DC biased, which can lead to excessive expense and difficulty. By including the second spacer layer 52, the threshold voltage of the second gate 48 can be made to different than that of the first gate 46, and in one embodiment can be more negative than the threshold voltage of the first gate 46. Because of this, the second gate 48 can be DC grounded, such as through connecting the second gate 48 to the source 42 as described above. This can eliminate the need for separate biasing of the second gate 48, and thus can eliminate at least some of the cost and manufacturing difficulty of prior art devices. Devices with a layer such as the second spacer layer 52 can also exhibit improved linearity and lower capacitance than prior art HEMTs and/or cascode structures.
The thickness of the second spacer layer 52 can be chosen such that feedback capacitance remains nearly constant over a wide range of drain voltages, while at the same time not limiting the maximum current flow of the device. An insulator that is too thick can lead to inadequate shielding of the first stage and large drain voltage dependence, while an insulator that is too thin can limit the maximum current (and therefore RF power). The second spacer layer 52 can have many different thicknesses. In some embodiments, the thickness can be determined based on the dielectric constant of the material. In some embodiments, the thickness of the second spacer layer 52 ranges from 50 Å to 1500 Å. In other embodiments, the thickness ranges from 100 Å to 800 Å. In another embodiment, the thickness is approximately 400 Å. One embodiment of a second spacer layer 52 according to embodiments of the present invention is a 100 Å to 800 Å and/or approximately 400 Å layer of SiN, SiO2, or a combination thereof. Another embodiment of a second spacer layer 52 according to embodiments of the present invention is an 800-1500 Å layer of TiOx, which has a higher dielectric constant.
The HEMT 30 can be fabricated in many different ways. The first spacer layer 50, second spacer layer 52, and third spacer layer 54 can be deposited using many deposition methods including but not limited to those deposition methods previously mentioned, with preferred methods being plasma chemical vapor deposition (PCVD) and atomic layer deposition (ALD). In one preferred method, the first spacer layer 50 is deposited over the entire top surface between the source 42 and drain 44, and the apertures in which the gates will be deposited are formed, such as by using reactive ion etching (RIE). The first gate 46 can then be formed before the deposition of the second spacer layer 52 over the entire top surface of the HEMT 30 between the source 42 and drain 44. Alternatively, the second spacer layer 52 can be deposited only in the region of the second aperture in which the second gate 48 will be formed, such as depositing the second spacer layer 52 such that it only covers the exposed surface of the barrier layer 38 or only covers the exposed surface of the barrier layer 38 and the side walls of the aperture. The second gate 48 can then be formed in the same aperture as the second spacer layer 52. The third spacer layer 54 can then be formed over the entire top surface of the HEMT 30 between the source 42 and drain 44, or can be deposited selectively in the areas described above.
As previously discussed, one or more field plates can optionally be used and can enhance device performance. Devices according to the present invention, such as the device shown in
In a preferred embodiment, the field plate 56 can be connected to the source 42, although other arrangements are contemplated. The field plate 56 can be connected using structures similar to the conductive structure 49a,49b. For example, the field plate 56 can be connected to the source 42 by conductive buses covering less than all of the third spacer layer 54, a conductive path running outside the active region of the HEMT 30, a combination thereof, or many other conductive structures. Source-connected field plates with examples of appropriate conductive structures are described, for example, in U.S. Pub. No. 2005/0253167. Additionally, the HEMT 30 can include more than one field plate. In one such arrangement, each of the multiple field plates can be either at least partially over the second gate or between the second gate and the drain. Some appropriate multiple field plate structures are described, for example, in U.S. Pub. No. 2005/0253168.
While the gates 46,48 shown in
The overhanging sections 66a,76a can be made of the same or different materials than the remainder of the gates 66,76, and can be fabricated using many different methods. For example, overhanging sections can be fabricated using photo-resist techniques, and in one embodiment a photo-resist layer can be included on the first spacer layer and the overhanging section(s) formed on the photo-resist layer. Subsequent removal of the photo-resist layer can leave a space between the spacer layer and the overhanging section(s).
While the gates 66 and 76 are generally T-shaped and gamma shaped, respectively, it is understood that many different shapes are possible. One objective of including gates with these shapes is to include a section to improve conductivity to allow for higher frequency operation, with the section being enlarged to achieve this objective. Having a particular shape to the enlarged top portion may not be critical. The length of the overhangs 66a,76a can vary, with suitable lengths ranging from about 0.2 μm to about 4 μm, although other lengths can also be used. Further, while the embodiments of
In addition to the T-shaped and gamma shaped gates 66,76 of
Embodiments of HEMTs according to the present invention can also include one or more recessed gates. FIG. shows an embodiment of a transistor according to the present invention similar to the HEMT 30 from
While the above embodiments show dual-gate transistor structures, elements of the above embodiments can be applied to other structures. For example, one example of a cascode structure according to the present invention includes a cascode amplifier structure as described in the commonly assigned U.S. Pub. No. 2005/0051800 including two separate single-gate transistors, with a spacer layer similar to the second spacer layer 52 incorporated into the downstream of the two transistors.
The above embodiments and variations thereof can also be utilized in many different ways. For example, the cascode structures can function as amplifiers, similar to those described in U.S. Pat. App. No. 2005/0051800. The above embodiments can also function as part of a larger system. For example, the above embodiments can function within integrated circuits such as monolithic microwave integrated circuits (MMICs).
Many variations of the features of the above embodiments are possible. Transistor structures with features that may be used in embodiments of the present invention are disclosed in the following commonly assigned publications, the contents of each of which are fully incorporated by reference herein in their entirety: U.S. Pat. No. 6,849,882 to Chavarkar et al. and entitled “Group-III Nitride Based High Electron Mobility Transistor (HEMT) With Barrier/Spacer Layer”; U.S. Pat. No. 7,230,284 to Parikh et al. and entitled “Insulating Gate AlGaN/GaN HEMT”; U.S. Pat. No. 7,501,669 to Parikh et al. and entitled “Wide Bandgap Transistor Devices With Field Plates”; U.S. Pat. No. 7,126,426 to Mishra et al. and entitled “Cascode Amplifier Structures Including Wide Bandgap Field Effect Transistor With Field Plates”; U.S. Pat. No. 7,550,783 to Wu et al. and entitled “Wide Bandgap HEMTs With Source Connected Field Plates”; U.S. Pat. No. 7,573,078 to Wu et al. and entitled “Wide Bandgap Transistors With Multiple Field Plates”; U.S. Pat. Pub. No. 2005/0253167 to Wu et al. and entitled “Wide Bandgap Field Effect Transistors With Source Connected Field Plates”; U.S. Pat. Pub. No. 2006/0202272 to Wu et al. and entitled “Wide Bandgap Transistors With Gate-Source Field Plates”; U.S. Pat. Pub. No. 2008/0128752 to Wu and entitled “GaN Based HEMTs With Buried Field Plates”; U.S. Pat. Pub. No. 2010/0276698 to Moore et al. and entitled “Gate Electrodes For Millimeter-Wave Operation and Methods of Fabrication; U.S. Pat. Pub. No. 2012/0049973 to Smith, Jr. et al. and entitled “High Power Gallium Nitride Field Effect Transistor Switches”; and U.S. Pat. Pub. No. 2012/0194276 to Fisher and entitled “Low Noise Amplifiers Including Group III Nitride Based High Electron Mobility Transistors.”
It is understood that the above arrangements can be applied to other transistors beyond HEMTs, including MESFETs and Metal Oxide Semiconductor Heterostructure Field Effect Transistor (MOSHFET), whether these transistors are discrete dual-gate transistors or part of a larger structure. The arrangements can also be applied to microwave and millimeter-wave power amplifiers for communication, instrumentation, military applications and so forth, including but not limited to monolithic microwave integrated circuits (MMICs).
Although the present invention has been described in considerable detail with reference to certain preferred configurations thereof, other versions are possible. The buried field plate and gate arrangement can be used in many different devices. The field plates and gates can also have many different shapes and can be connected to the source contact in many different ways. Accordingly, the spirit and scope of the invention should not be limited to the preferred versions of the invention described above.
Number | Name | Date | Kind |
---|---|---|---|
4290077 | Ronen | Sep 1981 | A |
4551905 | Chao et al. | Nov 1985 | A |
4766474 | Nakagawa et al. | Aug 1988 | A |
4946547 | Palmour et al. | Aug 1990 | A |
4947232 | Ashida et al. | Aug 1990 | A |
5053348 | Mishra et al. | Oct 1991 | A |
5187552 | Hendrickson et al. | Feb 1993 | A |
5192987 | Khan et al. | Mar 1993 | A |
5196359 | Shih et al. | Mar 1993 | A |
5200022 | Kong et al. | Apr 1993 | A |
5290393 | Nakamura | Mar 1994 | A |
5296395 | Khan et al. | Mar 1994 | A |
RE34861 | Davis et al. | Feb 1995 | E |
5393993 | Edmond et al. | Feb 1995 | A |
5399886 | Hasegawa | Mar 1995 | A |
5470767 | Nakamoto et al. | Nov 1995 | A |
5514992 | Tanaka et al. | May 1996 | A |
5523589 | Edmond et al. | Jun 1996 | A |
5543253 | Park | Aug 1996 | A |
5569937 | Bhatnagar | Oct 1996 | A |
5652179 | Strifler et al. | Jul 1997 | A |
5686738 | Moustakas | Nov 1997 | A |
5701019 | Matsumoto et al. | Dec 1997 | A |
5710455 | Bhatnagar et al. | Jan 1998 | A |
5739554 | Edmond et al. | Apr 1998 | A |
5780900 | Suzuki et al. | Jul 1998 | A |
5876901 | Ishimaru | Mar 1999 | A |
5929467 | Kawai et al. | Jul 1999 | A |
5959307 | Nakamura et al. | Sep 1999 | A |
6033948 | Kwon et al. | Mar 2000 | A |
6057564 | Rennie | May 2000 | A |
6100549 | Weitzel et al. | Aug 2000 | A |
6100571 | Mizuta et al. | Aug 2000 | A |
6127703 | Letavic et al. | Oct 2000 | A |
6139995 | Burm | Oct 2000 | A |
6140169 | Kawai et al. | Oct 2000 | A |
6242766 | Tateno | Jun 2001 | B1 |
6294801 | Inokuchi | Sep 2001 | B1 |
6307232 | Akiyama et al. | Oct 2001 | B1 |
6316793 | Sheppard et al. | Nov 2001 | B1 |
6346451 | Simpson et al. | Feb 2002 | B1 |
6355951 | Hattori | Mar 2002 | B1 |
6445038 | Tihanyi | Sep 2002 | B1 |
6468878 | Petruzzello et al. | Oct 2002 | B1 |
6475857 | Kim | Nov 2002 | B1 |
6483135 | Mizuta et al. | Nov 2002 | B1 |
6495409 | Manfra et al. | Dec 2002 | B1 |
6548333 | Smith | Apr 2003 | B2 |
6559513 | Miller et al. | May 2003 | B1 |
6586781 | Wu et al. | Jul 2003 | B2 |
6586813 | Nagahara | Jul 2003 | B2 |
6620688 | Woo et al. | Sep 2003 | B2 |
6621121 | Baliga | Sep 2003 | B2 |
6624488 | Kim | Sep 2003 | B1 |
6627473 | Oikawa et al. | Sep 2003 | B1 |
6686616 | Allen et al. | Feb 2004 | B1 |
6690042 | Khan et al. | Feb 2004 | B2 |
6707102 | Morikawa | Mar 2004 | B2 |
6740535 | Singh et al. | May 2004 | B2 |
6838325 | Whelan et al. | Jan 2005 | B2 |
6849882 | Chavarkar et al. | Feb 2005 | B2 |
6870219 | Brech | Mar 2005 | B2 |
6891235 | Furukawa et al. | May 2005 | B1 |
6902964 | Sriram | Jun 2005 | B2 |
6903383 | Yokogawa | Jun 2005 | B2 |
6933544 | Saito et al. | Aug 2005 | B2 |
6940090 | Saito et al. | Sep 2005 | B2 |
6972440 | Singh et al. | Dec 2005 | B2 |
7012286 | Inai et al. | Mar 2006 | B2 |
7038252 | Saito et al. | May 2006 | B2 |
7041541 | Behammer | May 2006 | B2 |
7071498 | Johnson | Jul 2006 | B2 |
7075125 | Saito et al. | Jul 2006 | B2 |
7126426 | Mishra et al. | Oct 2006 | B2 |
7170111 | Saxler | Jan 2007 | B2 |
7229903 | Li et al. | Jun 2007 | B2 |
7230284 | Parikh et al. | Jun 2007 | B2 |
7282423 | Furukawa et al. | Oct 2007 | B2 |
7465967 | Smith et al. | Dec 2008 | B2 |
7501669 | Parikh et al. | Mar 2009 | B2 |
7508015 | Saito et al. | Mar 2009 | B2 |
7550783 | Wu et al. | Jun 2009 | B2 |
7573078 | Wu et al. | Aug 2009 | B2 |
7679111 | Cao et al. | Mar 2010 | B2 |
7800131 | Miyamoto et al. | Sep 2010 | B2 |
7812369 | Chini et al. | Oct 2010 | B2 |
7863648 | Miyamoto et al. | Jan 2011 | B2 |
7964915 | Tanaka et al. | Jun 2011 | B2 |
8120066 | Lanzieri et al. | Feb 2012 | B2 |
8193562 | Suh et al. | Jun 2012 | B2 |
8502323 | Chen | Aug 2013 | B2 |
8823057 | Sheppard et al. | Sep 2014 | B2 |
8901604 | Mishra et al. | Dec 2014 | B2 |
20010015446 | Inoue et al. | Aug 2001 | A1 |
20010023964 | Wu et al. | Sep 2001 | A1 |
20020005528 | Nagahara | Jan 2002 | A1 |
20020017648 | Kasahara et al. | Feb 2002 | A1 |
20020033508 | Morikawa | Mar 2002 | A1 |
20020105028 | Fujihira | Aug 2002 | A1 |
20020137236 | Schaff et al. | Sep 2002 | A1 |
20020137318 | Peake et al. | Sep 2002 | A1 |
20020139995 | Inoue et al. | Oct 2002 | A1 |
20020145172 | Fujishima et al. | Oct 2002 | A1 |
20020155646 | Petruzzello et al. | Oct 2002 | A1 |
20020167023 | Chavarkar et al. | Nov 2002 | A1 |
20030006437 | Mizuta et al. | Jan 2003 | A1 |
20030020092 | Parikh et al. | Jan 2003 | A1 |
20030075719 | Sriram et al. | Apr 2003 | A1 |
20030107081 | Lee et al. | Jun 2003 | A1 |
20030132463 | Miyoshi | Jul 2003 | A1 |
20030141518 | Yokogawa | Jul 2003 | A1 |
20030183844 | Yokoyama et al. | Oct 2003 | A1 |
20030183886 | Inoue et al. | Oct 2003 | A1 |
20030222327 | Yamaguchi et al. | Dec 2003 | A1 |
20040021152 | Nguyen et al. | Feb 2004 | A1 |
20040021175 | Brech | Feb 2004 | A1 |
20040029330 | Hussain et al. | Feb 2004 | A1 |
20040124435 | D'Evelyn et al. | Jul 2004 | A1 |
20040188775 | Peake et al. | Sep 2004 | A1 |
20040201038 | Kimura et al. | Oct 2004 | A1 |
20040227211 | Saito et al. | Nov 2004 | A1 |
20040262629 | Redd et al. | Dec 2004 | A1 |
20050051796 | Parikh | Mar 2005 | A1 |
20050051800 | Mishra | Mar 2005 | A1 |
20050062069 | Saito et al. | Mar 2005 | A1 |
20050082611 | Peake et al. | Apr 2005 | A1 |
20050110042 | Saito et al. | May 2005 | A1 |
20050124100 | Robinson | Jun 2005 | A1 |
20050133818 | Johnson et al. | Jun 2005 | A1 |
20050170574 | Sheppard et al. | Aug 2005 | A1 |
20050189559 | Saito et al. | Sep 2005 | A1 |
20050208722 | Peake et al. | Sep 2005 | A1 |
20050253167 | Wu et al. | Nov 2005 | A1 |
20050253168 | Wu | Nov 2005 | A1 |
20060006415 | Wu et al. | Jan 2006 | A1 |
20060011915 | Saito et al. | Jan 2006 | A1 |
20060043416 | Li et al. | Mar 2006 | A1 |
20060071247 | Chen et al. | Apr 2006 | A1 |
20060081877 | Kohji et al. | Apr 2006 | A1 |
20060108606 | Saxler et al. | May 2006 | A1 |
20060118809 | Parikh et al. | Jun 2006 | A1 |
20060202272 | Wu | Sep 2006 | A1 |
20060286732 | Burke et al. | Dec 2006 | A1 |
20070059873 | Chini et al. | Mar 2007 | A1 |
20070102727 | Twynam | May 2007 | A1 |
20070194354 | Wu | Aug 2007 | A1 |
20070235755 | Takei | Oct 2007 | A1 |
20070235775 | Wu | Oct 2007 | A1 |
20070241368 | Mil'shtein | Oct 2007 | A1 |
20070249119 | Saito | Oct 2007 | A1 |
20070290762 | Lin et al. | Dec 2007 | A1 |
20080006898 | Yafune et al. | Jan 2008 | A1 |
20080067558 | Kawasaki | Mar 2008 | A1 |
20080116492 | Wu | May 2008 | A1 |
20080128752 | Wu et al. | Jun 2008 | A1 |
20090032820 | Chen | Feb 2009 | A1 |
20090230429 | Miyamoto et al. | Sep 2009 | A1 |
20090230430 | Miyamoto et al. | Sep 2009 | A1 |
20090236635 | Wu et al. | Sep 2009 | A1 |
20100025730 | Heikman | Feb 2010 | A1 |
20100155780 | Machida | Jun 2010 | A1 |
20100201439 | Wu et al. | Aug 2010 | A1 |
20100276698 | Moore et al. | Nov 2010 | A1 |
20100314666 | Saito et al. | Dec 2010 | A1 |
20110241020 | Saunier | Oct 2011 | A1 |
20110260217 | Okamoto | Oct 2011 | A1 |
20120049973 | Smith et al. | Mar 2012 | A1 |
20120104408 | Imada | May 2012 | A1 |
20120132959 | Parikh et al. | May 2012 | A1 |
20120175679 | Marino et al. | Jul 2012 | A1 |
20120194276 | Fisher | Aug 2012 | A1 |
20120218783 | Imada | Aug 2012 | A1 |
20120235156 | Kuraguchi | Sep 2012 | A1 |
20120261720 | Puglisi et al. | Oct 2012 | A1 |
20130062667 | Chini et al. | Mar 2013 | A1 |
20130069115 | Nakazawa | Mar 2013 | A1 |
20130069117 | Yoshioka et al. | Mar 2013 | A1 |
20130083567 | Imada | Apr 2013 | A1 |
20130175544 | Oishi | Jul 2013 | A1 |
20130193485 | Akiyama et al. | Aug 2013 | A1 |
20130292699 | Ueno | Nov 2013 | A1 |
20140001478 | Saunier et al. | Jan 2014 | A1 |
20140061659 | Teplik et al. | Mar 2014 | A1 |
20140175453 | Yamada | Jun 2014 | A1 |
20140239346 | Green | Aug 2014 | A1 |
20140264360 | Huang et al. | Sep 2014 | A1 |
20140353720 | Inoue et al. | Dec 2014 | A1 |
20140361341 | Sriram et al. | Dec 2014 | A1 |
20140361343 | Sriram | Dec 2014 | A1 |
Number | Date | Country |
---|---|---|
1242608 | Jan 2000 | CN |
1321340 | Jul 2001 | CN |
1321340 | Nov 2001 | CN |
1428870 | Jul 2003 | CN |
1639875 | Jul 2005 | CN |
0069429 | Jan 1983 | EP |
0792028 | Jun 1997 | EP |
0792028 | Aug 1997 | EP |
1336989 | Aug 2003 | EP |
1336989 | Aug 2003 | EP |
03035536 | Feb 1991 | JP |
05021793 | Jan 1993 | JP |
06349859 | Dec 1994 | JP |
6349859 | Dec 1994 | JP |
6349859 | Dec 1994 | JP |
07038108 | Feb 1995 | JP |
07050413 | Feb 1995 | JP |
07176544 | Jul 1995 | JP |
09232827 | Sep 1997 | JP |
H09232827 | Sep 1997 | JP |
11008256 | Jan 1999 | JP |
H118256 | Jan 1999 | JP |
1197455 | Apr 1999 | JP |
11233525 | Aug 1999 | JP |
11274174 | Oct 1999 | JP |
2000003919 | Jan 2000 | JP |
2000082671 | Mar 2000 | JP |
2000100831 | Apr 2000 | JP |
2000174260 | Jun 2000 | JP |
2001094091 | Apr 2001 | JP |
2001160656 | Jun 2001 | JP |
2001189324 | Jul 2001 | JP |
2002016245 | Jan 2002 | JP |
2006450212 | Jan 2002 | JP |
2002094054 | Mar 2002 | JP |
2002100642 | Apr 2002 | JP |
2002118122 | Apr 2002 | JP |
2000270620 | Sep 2002 | JP |
2002270830 | Sep 2002 | JP |
2002343814 | Nov 2002 | JP |
2002094054 | Mar 2003 | JP |
2003100775 | Apr 2003 | JP |
2003188189 | Jul 2003 | JP |
2003203923 | Jul 2003 | JP |
2003203923 | Jul 2003 | JP |
2003297854 | Oct 2003 | JP |
2003297854 | Oct 2003 | JP |
2005507174 | Mar 2005 | JP |
2005093864 | Apr 2005 | JP |
2005527102 | Sep 2005 | JP |
200553513 | Nov 2005 | JP |
2005340417 | Dec 2005 | JP |
2007019560 | Jan 2007 | JP |
2010278333 | Dec 2010 | JP |
334632 | Jun 1998 | TW |
552712 | Sep 2003 | TW |
579600 | Mar 2004 | TW |
I2230978 | Apr 2005 | TW |
WO 9908323 | Feb 1999 | WO |
WO 02093650 | Nov 2002 | WO |
WO 03036729 | May 2003 | WO |
WO 03036729 | May 2003 | WO |
WO 03038905 | May 2003 | WO |
WO 2004068590 | Aug 2004 | WO |
WO 2004068590 | Aug 2004 | WO |
WO 2005114743 | Jan 2005 | WO |
WO 2006025971 | Jul 2005 | WO |
WO 2006025971 | Mar 2006 | WO |
Entry |
---|
Office Action from U.S. Appl. No. 10/958,945, dated Nov. 14, 2013. |
Response to OA from U.S. Appl. No. 10/958,945, filed Jan. 10, 2014. |
Second Office Action from Chinese Patent Appl. No. 201110265486.8, dated Mar. 13, 2014. |
Notice of Reasons for Rejection from Japanese Patent Appl. No. 2007-513167, dated Feb. 4, 2014. |
Appeal Decision from Japanese Patent Appl. No. 2007-513155, dated Mar. 11, 2014. |
Office Action from U.S. Appl. No. 13/355,766, dated Mar. 5, 2014. |
Office Action from U.S. Appl. No. 13/245,579, dated Mar. 13, 2014. |
Office Action from U.S. Appl. No. 10/958,945, dated Mar. 31, 2014. |
Decision from Taiwanese Patent Appl. No. 095103561 dated Mar. 31, 2014. |
Pretrial Examination Communication from Japanese Patent Appl. No. 2008-500703, Appeal No. 2013-05298, dated Jun. 3, 2013. |
Office Action from U.S. Appl. No. 10/958,945, dated May 15, 2013. |
Response to Office Action U.S. Appl. No. 10/958,945, dated Mar. 14, 2013. |
Office Action from U.S. Appl. No. 10/958,945, dated Mar. 14, 2013. |
Office Action from U.S. Appl. No. 12/497,468, dated Mar. 12, 2013. |
Response to Office Action U.S. Appl. No. 12/497,468, dated Nov. 20, 2012. |
Office Action from U.S. Appl. No. 12/497,468, dated Nov. 20, 2012. |
Office Action from U.S. Appl. No. 13/245,579, dated Jan. 31, 2013. |
Office Action from U.S. Appl. No. 13/072,449, dated Dec. 13, 2012. |
Response to Office Action U.S. Appl. No. 13/072,449, filed Feb. 13, 2013. |
Office Action from U.S. Appl. No. 11/078,265, dated Apr. 28, 2014. |
First Office Action from Chinese Patent Appl. No. 2011102654868, dated Jun. 19, 2013. |
Notice of Reasons for Rejection from Japanese Patent Appl. No. 2007-513132, dated Jun. 25. 2013. |
Office Action from Japanese Patent Appl. No. 2008-500703, dated Jun. 25, 2013. |
A.J. Bergsma, “A Comprehensive Design Method for Dual Gate MOSFET Mixers”, Ottawa Carleton Institute for Electrical Engineering, Dept. of Electronics, Carleton University, Ottawa, Canada. May 1995. © 1998 AJ Bergsma. |
Vetury, et al., “Performance and RF Reliability of GaN—ON—SiC HEMTs Using Dual-Gate Architectures”, Air Force Research Laboratory, Jul. 2006, Air Force Contract No. FA8650-05-C-5411, Wright-Patterson Air Force Base, OH 45433-7750. |
Office Action from Japanese Patent Appl. No. 2013-050780, dated Jul. 1. 2014. |
Third Office Action from Chinese Patent Appl. No. 200580014868.6, dated Jul. 2, 2014. |
Further Examination on European Patent Appl. No. 04 788 624.9, dated Aug. 5, 2014. |
Decision of Patent Grant and Allowed Claims from Japanese Patent Appl. No. 2007-513167, dated Aug. 5. 2014. |
International Search Report and Written Opinion from PCT/US2014/037728, dated Aug. 18, 2014. |
Interrogation from Japanese Patent Application No. 2007-513155, dated Jun. 25, 2013. |
Decision of Rejection from Japanese Patent appl. No. 2007-513167, dated Jul. 4, 2013. |
Office Action from Taiwanese Patent Appl. No. 095103561, dated Jun. 27, 2013. |
International Search Report and Written Opinion from Appl. No. PCT/US2014/641171, dated Sep. 22, 2014. |
R. Vetury, et al., “Performance and RF Reliability of GaN-on-SiC HEMT's using Dual-Gate Architectures”, RF Micro Devices, Charlotte, NC, 28269, p. 714. |
Office Action from U.S. Appl. No. 13/355,766, dated Jul. 30, 2014. |
Office Action from Taiwanese Patent Appl. No. 101131917, dated Jul. 26. 2013. |
Examination Report from European Patent Appl. No. 06 718 166.9, dated Aug. 13, 2013. |
Office Action from U.S. Appl. No. 10/958,945, dated Aug. 16, 2013. |
Office Action from U.S. Appl. No. 11/078,265, dated Aug. 15, 2013. |
Office Action from U.S. Appl. No. 13/355,766, dated Aug. 9, 2013. |
Office Action from U.S. Appl. No. 13/245,579, dated Oct. 25, 2013. |
Notice of Reasons for Rejection for Japanese Patent Appl. No. 2007-513167, dated Jan. 9. 2013. |
Notice of Reasons for Rejection for Japanese Patent Appl. No. 2007-513167, dated Jan. 9, 2013. |
European Search Report from European Patent Application No. 12171403.4-2203/2515339, dated Nov. 12, 2012. |
European Search Report from European Patent Application No. 12171401.8-2203/2515338, dated Nov. 13, 2012. |
Decision of Rejection from Japanese Patent Application No. 2008-500703, dated Nov. 20, 2012. |
Decision of Rejection from Japanese Patent Application No. 2007-513155, dated Nov. 13, 2012. |
Examination Report for European Patent Application No. 05756258.9 dated Dec. 11, 2012. |
Office Action from Taiwanese Patent Application No. 094111532, dated Nov. 23, 2012. |
Interrogation from Japanese Patent Application No. 2007-513132, dated Sep. 25, 2012. |
Office Action and Search Report from Taiwanese Patent Application No. 093127333, dated Jul. 5, 2012. |
Office Action and Search Report from Taiwanese Patent Application No. 095103561, dated Jul. 24, 2012. |
Office Action from Taiwanese Patent Application No. 094114829, dated May 29, 2012. |
Summary of Decision of Rejection for Japanese Application No. 2007-513132, dated Mar. 13, 2012. |
Decision of Rejection from Taiwanese Application No. 094111532, dated Apr. 11, 2012. |
“High Power Density and Low Distortion InGaP Channel FET's with Field-Modulating Plate”, Wakejima, et al., IEICE Trans Electron, vol. E85-C, No. 12, Dec. 2002, pp. 2041-2045. |
“Very high voltage AlGaN/GaN high electron mobility transistors using a field plate deposited on a stepped insulator”, Karmalker, et al., Solid-State Electronics 45 (2001) pp. 1645-1652. |
Extended European Search Report from Appl. No. 11183396-8-2203/2432021, dated: Feb. 22, 2012. |
Extended European Search Report from Appl. No. 11183404.0-2203, dated: Feb. 28, 2012. |
Examiner's Report from Canadian Appl. No. 2566361, Dated: Feb. 7, 2012. |
Extended European Search Report from Application No. 11183655.7-2203. dated: Mar. 1, 2012. |
Examiner's Report for Canadian Patent Application No. 2,566,756, dated Feb. 16, 2012. |
Examiner's Report for Canadian Patent Application No. 2,564,955, dated Feb. 24, 2012. |
Summary of “Notice of Reasons for Rejection”, Japanese Patent Application No. 2008-500703, dated Jan. 10, 2012. |
Summary of “Notice of Reasons for Rejection”, Japanese Patent Application No. 2007-238147, dated Jan. 24, 2012. |
Office Action from U.S. Appl. No. 10/786,755, dated Jun. 22, 2011. |
Office Action from U.S. Appl. No. 11/807,701, dated May 18, 2010. |
Office Action from U.S. Appl. No. 11/807,701, dated Jan. 26, 2010. |
Office Action from U.S. Appl. No. 12/321,493, dated Aug. 18, 2010. |
Office Action from U.S. Appl. No. 12/321,493, dated Jun. 23, 2011. |
Office Action from U.S. Appl. No. 12/321,493, dated Jan. 26, 2011. |
Office Action from U.S. Appl. No. 12/437,505, dated Jul. 21, 2010. |
Office Action from U.S. Appl. No. 12/497,468, dated Aug. 18, 2011. |
Office Action from U.S. Appl. No. 12/497,468, dated Mar. 7, 2011. |
Office Action from U.S. Appl. No. 10/958,945, dated Sep. 23, 2011. |
Office Action from U.S. Appl. No. 10/958,945, dated Apr. 1, 2011. |
Office Action from U.S. Appl. No. 10/958.945, dated Sep. 1, 2010. |
Office Action from U.S. Appl. No. 10/958,945, dated Jan. 28, 2010. |
Office Action from U.S. Appl. No. 11/078,265, dated Jun. 15, 2011. |
Office Action from U.S. Appl. No. 11/078,265, dated Jan. 20, 2010. |
Office Action from U.S. Appl. No. 11/600,617, dated Dec. 22, 2009. |
Office Action from U.S. Appl. No. 11/584,135, dated Jun. 15, 2011. |
Office Action from U.S. Appl. No. 11/901,103, dated Feb. 11, 2011. |
Office Action from U.S. Appl. No. 11/901,103, dated Jun. 8, 2010. |
European Examination Report Application No. 05731252.2-2203 Dated: Jul. 30, 2008. |
First Office Action from China, Application No. 200480032782.1, Dated Jul. 18, 2008. |
Saito, et al., “Theoretical limit estimation of lateral wide band-gap semiconductor power-switching device”, Solid-State Electronics 48 (2004), pp. 1555-1562. |
International Search Report, PCT/JP03/00843, dated Mar. 28. 2003. |
Second Office Action from related China Application No. 200580015278.5, Dated: Dec. 19, 2008. |
Communication Pursuant to Article 94(3) EPC re: related European Application No. 07018026.0. |
Patent Abstracts of Japan, Pub. No. 07176544, Pub. Date: Jul. 14, 1995. |
Official Notice of Final Decision of Rejection re Japan Patent App. No. 2006-526270, Dated: Jan. 23, 2009. |
First Examination Report from related European Appl. No. 04 788 642.9-2203. |
Second Office Action from related Chinese Appl. No. 200480032782.1, dated: Dec. 28, 2009. |
Office Action from related U.S. Appl. No. 11/078,265, dated Jan. 20, 2010. |
Office Action from related U.S. Appl. No. 11/807,701, dated Jan. 26, 2010. |
Notification of Rejection/Objection for Chinese Patent Appl. No. 200580014868.6, dated Aug. 11, 2010. |
Office Action for European Patent Appl. No. 05735109.0 dated Aug. 27, 2010. |
Extended Search Report for European Patent Appl. No. 10183441.4 dated Nov. 24, 2010. |
Extended Search Report for European Patent Appl. No. 10183607.0 dated Nov. 29, 2010. |
Notice Requesting Submission of Opinion in counterpart Korean Patent Appl. No. 10-2006-7004682, dated Feb. 17, 2011. |
PCT International Preliminary Report for Group related Applications, Appl. No. PCT/US05/09984, dated Aug. 25, 2008. |
Office Action from European Patent Appl. No. 05756258.9, Jun. 10, 2010. |
Wu et al. “High Al Content AlGaN/GaN HEMTs With Very High Performance”, IEDM 1999 Digest pp. 925-927, Washington, D.C. Dec. 1999. |
IEEE Transactions on Electron Devices, vol. 48, No. 3 Mar. 2001, p. 581-585. |
Kahn et al.. “AlGaN/GaN Metal-Oxide-Semiconductor Heterostructure Field-Effect Transistors on SIC Substrates”, Applied Physics Letters, American Institute of Physics, New York, US, vol. 77, No. 9, Aug. 2000, p. 1339-1341, XP000951319 ISSN: 0003-6951. |
Lu et al. “P-Type SiGe Transistors With Low Gate Leakage Using SIN Gate Dielectric”, IEEE Electron Device Letters, IEEE, Inc., New York, US, vol. 20, No. 10, Oct. 1999 (Oct. 1999), p. 514-516, XP000890470, ISSN: 0741-3106. |
Zhang N-Q et al., “High Breakdown GAN HEMT With Overlapping Gate Structure”, IEEE Electron Device Letters, IEEE, Inc. New York, US, vol. 9, Sep. 2000 (Sep. 2000), p. 373-375, XP000954354, ISSN: 0741-3106. |
Third Office Action from related Chinese Application No. 200580014866.7, dated: Oct. 30, 2009. |
Chinese Patent Appl. No. 200580014868.6, second Office Action dated Feb. 24, 2010. |
Examiner's First Report on Patent Appl. Re related Australian Appl. No. 2005246697, dated Mar. 19, 2010. |
International Search Report, PCT/US05/26064, dated: Jan. 6, 2006. |
International Search Report, PCT/US98/16295, dated: Dec. 15, 1998. |
International Search Report, PCT/US2005/012821, dated Mar. 29, 2006. |
First Office Action re related Chinese Application No. 200580015278.5, Dated: May 9, 2008. |
Office Action for Korean Patent Appl. No. 10-2006-7026207, mailed Jul. 26, 2011. |
Office Action for Taiwan Patent Appl. No. 094111532, dated Jul. 4, 2011. |
Extended Examination Report for European patent Appl. No. EP05731252.2, May 5, 2011. |
Office Action for Taiwan Patent Appl. No. TW09312733, Apr. 29, 2011. |
Office Action for Korean Patent Appl. No. KR 10-2006-7026090, May 17, 2011. |
Japanese Patent Application No. 2003-081849 (Laid-open No. 2004-289038) Patent Abstracts of Japan. |
Official Notice of Rejection mailed on Jun. 24, 2008, Japanese Patent Application No. 2006-526270 and comments. |
Japanese Patent Application Laid-open No. 2001230407 Patent Abstracts of Japan. |
Japanese Patent Application Laid-open No. 2002-343814 Patent Abstracts of Japan. |
Japanese Patent Application Laid-open No. 63-087773 Patent Abstracts of Japan. |
Japanese Patent Application Laid-open No. 2001-230263 Patent Abstracts of Japan. |
Japanese Patent Application No. 2003-307916 (Laid-open No. 2005-079346) Patent Abstracts of Japan. |
CRC Press, The Electrical Engineering Handbook, Second Edition, Dorf, (1997) p. 994. |
B. Belmont, K. Kim, and M. Shur, “Monte Carlo Simulation of Electron Transport in Gallium Nitrate,” Journal of Applied Physics, vol. 74, Issue 3. (Aug. 1, 1993) p. 1818. |
R. Gaska, J.W. Yang, A. Osinsky, Q. Chen, M.A. Khan, A.O. Orlov, G.L. Snider, M.S. Shur, “Electron Transport in ALGaN Heterostructures Grown on 6H-SiC Substrates,” Applied Physics Letters, vol. 72, No. 6 (Feb. 9, 1998) p. 707. |
Y. F. Wu et. al. “GaN-Based FETs for Microwave Power Amplification.” IEICE Transactions on Electronics, E-82-C, (1999) p. 1895. |
Y.F. Wu, D. Kapolnek, J.P. Ibettson, P. Parikh, B.P. Keller, and U.K. Mishra, “Very-High Power Density ALGaN/GaN HEMTs.” IEEE Transactions on Electronic Devices, vol. 48, Issue 3 (Mar. 2001) p. 586. |
M. Micovic, A. Kurdoghlian, P. Janke, P. Hashimoto, D.W.S. Wong, J. S. Moon, L. McRay, and C. Nguyen, “ALGaN/GaN Heterojunction Field Effect Transistors Grown by Nitrogen Plasma Assisted Molecular Beam Epitaxy.” IEEE Transactions on Electronic Devices, vol. 48, Issue 3, (Mar. 2001) p. 591. |
Gaska et al., “High Temperature Performance of ALGAN/GaN HFET's on SiC Substrates.” IEEE Electron Device Letters vol. 18, No. 10, (Oct. 1997) p. 492. |
Ping et al.. “DC and Microwave Performance of High Current ALGaN Heterostructure Field Effect Transistors Grown on P-Type SiC Substrates,” IEEE Electron Device Letters vol. 19, No. 2, (Feb. 1998) p. 54. |
L. Eastman, K. Chu, J. Smart, J. R. Shealy, “GaN Materials for High Power Microwave Amplifiers,” Materials Research Society vol. 512 Wocsemmad, Monterey, CA (Feb. 1998) p. 3-7. |
G. Sullivan et al., “High Power 10-GHz Operation of ALGaN HFET's in Insulating SiC,” IEEE Electron Device Letters vol. 19, No. 6, (Jun. 1998) p. 198. |
Wu et al., “High AL-Content ALGaN/GaN MODFETs for Ultrhigh Performance.” IEEE Electron Device Letters vol. 19, No. 2, (Feb. 1998) p. 50. |
Y. Ando, at al., “10-W/mm ALGaN—GaN HFET With a Field Modulating Plate,” IEEE Electron Device Letters vol. 24, No. 5, (May 2003) p. 289-292. |
S. Karkmucar, U.K. Mishra, “Very High Voltage ALGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator,” Solid-State Electronics vol. 45, (2001) 1645-1652. |
W. Saito et al., “600V ALGaN/GaN Power-HEMT: Design, Fabrication and Demonstration on High Voltage DC-DC Converter,” IEEE IEDM vol. 23, No. 7, (2003) pp. 587-590. |
Wu et al., “High-Gain Microwave GAN HEMTs With Source-Terminated Field-Plates”, Cree Santa Barbara Technology Center. |
Wu et al., “30-W/MM GAN HEMTs by Field Plate Optimization”, IEEE, vol. 25, No. 3, Mar. 2004, p. 117-119. |
Saito et al. Solid State Electronics, Theoretical Limit Estimation of Lateral Wide Bandgap Semiconductor Power-Switching Device Apr. 1, 2003, p. 1555-1562. |
Tilak, et al., “Effect of Passivation on AlGaN/GaN HEMT Device Performance” 2000 IEEE International Symposium on Compound Semiconductors. Proceedings of the IEEE 27th International Symposium on Compound Semiconductors (Cat. No. 00th 8498), 2000 IEEE International Symposium on Compound Semiconductors Proceedings of the, p. 357-363, XP002239700, 2000 Piscataway, NJ, USA, IEEE, US ISBN: 0-7803-6258-6. |
Office Action from related family, U.S. Appl. No. 11/807,701, dated Aug. 22, 2008. |
Office Action from related family, U.S. Appl. No. 10/958,970, dated Sep. 10, 2008. |
Saito et al. “High Breakdown Voltage AlGaN—GaN Power HEMT Design and High Current Density Switching Behavior”, IEEE Transactions on Electron Devices, vol. 50, No. 12, Dec. 2003, pp. 2528-2531. |
Heikman et al. “Growth of Fe Doped Semi-Insulating GAN by Metalorganic Chemical Vapor Deposition” Applied Physics Letters, vol. 81, No. 3, Jul. 2002, pp. 439-441. |
Heikman, Growth and Characteristics of Fe-Doped GAN, Journal of Crystal Growth 248 (2003), 513-517. |
Asano K et al: “Novel High Power AlGaAs/GaAs HFET With a Field-Modulating Plate Operated at 35 V Drain Voltage”, Electron Devices Meeting, 1998, IDM '98 Technical Digest, International San Francisco, CA USA Dec. 6-9, 1998, Piscataway, NJ, USA IEEE US, Dec. 6, 1998, pp. 59-62. |
Wakejima A et al, “High Power Density and Low Distortion Ingap Channel FETs With Field-Modulating Plate”, IEICE Transactions on Electronics, Institute of Electronics Information and Comm. Eng. Tokyo, JP, vol. E85-C, No. 12, Dec. 2002, pp. 2041-2045, XP001161324. |
Mok P K T et al, “A Novel High-Voltage High-Speed MESFET Using a Standard GAAS Digital IC Process” IEEE Transactions on Electron Devices, IEEE Inc. New York, US, vol. 41, No. 2. Feb. 1, 1994, pp. 246-250, XP000478051. |
Li J. et al “High Breakdown Voltage GaN HFET With Field Palte” Electronics Letters, IEE Stevenage, GB vol. 37, No. 3, Feb. 1, 2001, pp. 196-197, XP006016221. |
Xing H. et al. “High Breakdown Voltage AlGaN—GaN HEMTs Achieved by Multiple Field Plates” IEEE Electron Device Letters, IEEE Inc. New York, US, vol. 25, No. 4, Apr. 2004, pp. 161-163. |
Saito et al. “Design and Demonstration of High Breakdown Voltage GaN High Electron Mobility Transistor (HEMT) Using Field Plate Structure for Power Electronics Applications” Japanese Journal of Applied Physics, Japan Society of Applied Physics, Tokyo, JP vol. 43, No. 4B, Apr. 2004 pp. 2239-2242, XP001227744, ISSN: 0021-4922. |
Examination Report from Canadian Patent Appl. No. 2,566,756, dated Nov. 7. 2013. |
European Search Report from European Patent Appl. No. 12180744.0-1552, dated Dec. 12, 2013. |
Examination Report from Canadian Patent Appl. No. 2,564,955, dated Dec. 6, 2012. |
Notice of Reasons for Rejection from Japanese Patent Appl. No. 2008-500703, dated Nov. 12, 2013. |
Reason for Rejection from Japanese Patent Appl. No. 2012-157890, dated Dec. 24, 2013. |
European Search Report from European Patent Appl. No. EP 2 538 446 A3, Published Jan. 15, 2014. |
Reasons for Rejection from Japanese Patent Appl. No. 2012-107672, dated Dec. 24, 2013. |
Reasons for Rejection from Japanese Patent Appl. No. 2012-117726, dated Dec. 24, 2013. |
Fourth Office Action from Chinese Patent Appl. No. 201110265486.8, dated Apr. 15, 2015. |
Examination from Canadian Patent Appl. No. 2,564,955, dated Apr. 7, 2015. |
Decision of Rejection from Japanese Appl. No. 2012-157890, dated Oct. 21, 2014. |
Office Action from Taiwanese Patent Appl. No. 101124701, dated Oct. 14, 2014. |
Office Action from Japanese Patent Appl. No. 2012-107672, dated Nov. 11, 2014. |
Office Action from Japanese Patent Appl. No. 2013-050780, dated Dec. 9, 2014. |
Office Action and Search Report from Taiwanese Appl. No. 102102725, dated Dec. 8, 2014. |
J. Li, et al., “High Breakdown Voltage GaN HFET with Field Plate”, Electronic Letters, Feb. 1, 2001: vol. 37, No. 3. |
Office Action from Taiwanese Patent Appl. No. 101137523, dated Dec. 31, 2014. |
Examiner Report from Canadian Patent Appl. No. 2,566,361, dated Feb. 4, 2015. |
Decision of Rejection from Japanese Patent Application No. 2012-117726, dated Jan. 27, 2015. |
Zhang, et al., “High Breakdown GaN HEMT with Overlapping Gate Structure”, IEEE Electron Device Letters, vol. 21, No. 9, Sep. 2000. |
Office Action from U.S. Appl. No. 11/078,265, dated Dec. 29, 2014. |
Office Action from U.S. Appl. No. 13/929,487, dated Dec. 29, 2014. |
Office Action from U.S. Appl. No. 10/958,945, dated Dec. 31, 2014. |
Office Action from U.S. Appl. No. 14/025,478, dated Jan. 21, 2015. |
Office Action from U.S. Appl. No. 13/355,766, dated Feb. 13, 2015. |
Notice of Allowance from Taiwanese Patent Appl. No. 101124701, dated Mar. 2, 2015. |
Fourth Office Action from Chinese Patent Appl. No. 200580014868.6 dated Feb. 15, 2015. |
Notice of Allowance from Taiwanese Patent Appl. No. 095103561, dated Feb. 17, 2015. |
Intention to Grant from European Patent Appl. No. 07016026.0-1552, dated Mar. 25, 2015. |
Office Action from Japanese Patent Appl. No. 2012-157890, dated Apr. 22, 2015. |
Notice of Allowance from Japanese Patent Appl. No. 2013-050780, dated Apr. 28, 2015. |
Reasons for Rejection from Japanese Patent Appl. No. 2014-126655, dated May 26, 2015. |
Office Action from Japanese Patent Appl. No. 2012-107672, dated Jun. 9, 2015. |
Office Action from U.S. Appl. No. 11/078,265, dated Apr. 1, 2015. |
Office Action from U.S. Appl. No. 10/956,945, dated May 1, 2015. |
Office Action from Taiwanese Patent Appl. No. 102102725, dated May 18, 2015. |
Decision to Grant from European Patent Appl. No. 07018026.0, dated Aug. 6, 2015. |
Office Action from U.S. Appl. No. 13/929,487, dated Jun. 3, 2015. |
Office Action from U.S. Appl. No. 13/355,766, dated Jun. 22, 2015. |
Saito, et al. “Design and Demonstration of High Breakdown Voltage GAN High Electron Mobility Transistor (HEMT) Using Field Plate Structure for Power Electronics Applications”, Japanese Journal of Applied Physics, Japan Society of Applied Physics, Tokyo, JP, vol. 43, No. 4B, Apr. 2004, pp. 2239-2242, XP001227744, ISSN: 0021-4922. |
Saito, et al, “Theoretical Limit Estimation of Lateral Wide Band-gap Semiconductor Power-switching Device”, Solid State Electronics, Elsevier Science Publishers, Barking, GP, vol. 48, No. 9, Apr. 23, 2004, pp. 1555-1562, XP004518805, ISSN: 0038-1101. |
Notice of Allowance from Taiwanese Patent Appl. No. 101137523, dated Sep. 25, 2015. |
Examination Report from European Patent Appl. No. 10 183 441.4, dated Jul. 29, 2015. |
Decision of Patent Grant from Japanese Patent Appl. No. 2012-157890, dated Aug. 18, 2015. |
Fifth Office Action from Chinese Patent Appl. No. 200580014868.6, dated Aug. 27, 2015. |
Office Action from Taiwanese Patent Appl. No. 103120237, dated Sep. 15, 2015. |
Office Action from U.S. Appl. No. 14/025,478, dated Aug. 4, 2015. |
Response to OA from U.S. Appl. No. 14/025,478, filed Sep. 22, 2015. |
Office Action from U.S. Appl. No. 11/078, dated Sep. 18, 2015. |
Office Action from U.S. Appl. No. 10/958,945, dated Oct. 1, 2015. |
Notice of Allowance from Chinese Application No. 200580014868.6; Dated Jul. 27, 2016. |
Office Action for U.S. Appl. No. 10/958,945; Dated Sep. 23, 2016. |
Office Action from Japanese Application No. 2012-107672; Dated Oct. 4, 2016. |
Foreign Office Action for Taiwan Application No. 103120237; Dated Oct. 20, 2016. |
Foreign Office Action for Japanese Application No. 2015-145765; Dated Nov. 18, 2016. |
Office Action for U.S. Appl. No. 14/025,478; Dated Dec. 1, 2016. |
Foreign Office Action for European Appl. No. 14734340.4; Dated Jan. 5, 2017. |
Foreign Office Action for European Appl. No. 14733486.6; Dated Jan. 5, 2017. |
Office Action for U.S. Appl. No. 10/958,945; Dated Jan. 10, 2017. |
Foreign Office Action for Application No. 103120237; Dated Jun. 8, 2016. |
Office Action from U.S. Appl. No. 11/078,265; Dated Jun. 23, 2016. |
Office Action from U.S. Appl. No. 14/025,478; Dated Jul. 5, 2016. |
Notice of Allowance for Japanese Application No. 2014-126655; Jul. 5, 2016. |
Notice of Allowance for Indian Application No. 6483/DELNP/2006; Aug. 4, 2016. |
Number | Date | Country | |
---|---|---|---|
20140361341 A1 | Dec 2014 | US |