The present application claims priority under 35 U.S.C. § 119(a) to Korean patent application number 10-2021-0138714, filed on Oct. 18, 2021, which is incorporated herein by reference in its entirety.
The present disclosure relates to a material of an electronic device and an electronic device, and more particularly, to a chalcogenide material and a semiconductor memory device including the chalcogenide material.
An electronic device may include a semiconductor memory device for storing data. The semiconductor memory device may include memory cells each of which stores two or more types of logic states. The above-described semiconductor memory device may include a separate device for selecting a memory cell so as to program data in the memory cell, or read data stored in the memory cell.
In line with miniaturization and high performance of an electronic device, various technologies for increasing a degree of integration of memory cells and an operating speed at low power may be developed.
As the semiconductor memory device with the improved degree of integration and operating speed at low power, the next generation memory devices such as a random memory device (RAM), a phase change RAM (PRAM), a magnetic RAM (MRAM), and a resistive RAM (RRAM) have been proposed. Recently, the development of the next generation memory devices using a chalcogenide material which is beneficial to improve the degree of integration is underway.
According to an embodiment, a chalcogenide material may include germanium (Ge) with a first atomic percent, selenium (Se) with a second atomic percent that is at least twice the first atomic percent of the germanium, and indium (In) with a third atomic percent less than the first atomic percent of the germanium.
According to an embodiment, a semiconductor memory device may include a first conductive pattern, a second conductive pattern crossing the first conductive pattern, and a chalcogenide material layer disposed between the first conductive pattern and the second conductive pattern, the chalcogenide material layer including germanium (Ge) with a first atomic percent, selenium (Se) with a second atomic percent that is at least twice the first atomic percent of the germanium, and indium (In) with a third atomic percent less than the first atomic percent of the germanium.
The specific structural or functional descriptions disclosed herein are merely illustrative for the purpose of describing embodiments according to the concepts of the present disclosure. Embodiments according to the concepts of the present disclosure can be implemented in various forms and should not be construed as limited to the specific embodiments set forth herein.
Hereinafter, the terms ‘first’ and ‘second’ are used to distinguish one component from another component. As such, the components should not be limited by these terms.
Various embodiments are directed to a chalcogenide material capable of improving electrical characteristics of a binary compound semiconductor, and a semiconductor memory device including the chalcogenide material.
Referring to
The memory cell array 100 may be coupled to a plurality of first signal lines and a plurality of second signal lines. The memory cell array 100 may include a plurality of memory cells MC11 to MC33 which are arranged at intersections between the plurality of first signal lines and the plurality of second signal lines. An embodiment of the present disclosure is described below using an example in which the plurality of first signal lines are word lines WL1 to WL3 and the plurality of second signal lines are bit lines BL1 to BL3. However, embodiments of the present disclosure are not limited thereto.
Each of the memory cells MC11 to MC33 may include a chalcogenide material with which a memory and a select device are embodied at the same time. According to an embodiment of the present disclosure, the memory cells MC11 to MC33 are formed using a material with which a memory and a select device are manufactured at the same time, so that the structure of the semiconductor memory device may be simplified, manufacturing costs may be reduced, and a degree of integration may be improved.
A distribution of ions within a chalcogenide material may vary depending on the polarity of a program pulse. Due to such characteristics, each of the memory cells MC11 to MC33 may have a threshold voltage which varies according to the polarity of the program pulse. For example, when the first memory cell MC11 is programmed by a first program pulse having a first polarity, the first memory cell MC11 may have a first threshold voltage. When the first memory cell MC11 is programmed by a second program pulse having a second polarity opposite to the first polarity, the first memory cell MC11 may have a second threshold voltage having a different level from the first threshold voltage. An absolute value of the first program pulse may be the same as, or different from an absolute value of the second program pulse. A width of the first program pulse may be the same as, or different from a width of the second program pulse.
A program state having the first threshold voltage and a program state having the second threshold voltage may be referred to as a set state and a reset state, respectively. For example, the first threshold voltage may have a lower level than the second threshold voltage. The set state may refer to a program state having a first threshold voltage at a relatively low level. The reset state may refer to a program state having a second threshold voltage at a relatively high level. The chalcogenide material may maintain an amorphous state even when the program pulse which is set to program a memory cell to the reset state and a program pulse which is set to program a memory cell to the set state are applied.
A read operation of reading data stored in the memory cells MC11 to MC33 may be performed to identify data stored in the memory cells MC11 to MC33 by determining the polarity of the program pulse using a polarity of a read pulse. According to an embodiment, during a read operation, a read pulse having a first polarity or a read pulse having a second polarity may be used. When the program pulse and the read pulse have the same polarity, a first resistance value may be detected. On the other hand, when the polarity of the program pulse is opposite to the polarity of the read pulse, a second resistance value different from the first resistance value may be detected. Therefore, the polarity of the program pulse may be determined based on the resistance value which is detected when the read pulse is applied. The data stored in the memory cells MC11 to MC33 may be identified using the determined polarity of the program pulse.
The polarity may be determined by a potential difference between a selected bit line and a selected word line. For example, the first polarity may be a positive polarity and the second polarity may be a negative polarity. For example, the positive polarity may be defined as a polarity when a voltage applied to the selected bit line is greater than a voltage applied to the selected word line. The negative polarity may be defined as a polarity when the voltage applied to the selected bit line is less than the voltage applied to the selected word line.
The memory cell array 100 may be coupled to the column decoder 110 through the bit lines BL1 to BL3. The column decoder 110 may select at least one of the bit lines BL1 to BL3 in response to a column address C_ADD. The column decoder 110 may transfer operating voltages for a program operation and a read operation to the bit lines BL1 to BL3.
The memory cell array 100 may be coupled to the row decoder 120 through the word lines WL1 to WL3. The row decoder 120 may select at least one of the word lines WL1 to WL3 in response to a row address R_ADD. The row decoder 120 may transfer operating voltages for a program operation and a read operation to the word lines WL1 to WL3.
Referring to
The plurality of first conductive patterns 200 may extend in the first direction D1 and serve as the plurality of word lines WL1 to WL3. The plurality of second conductive patterns 240 may be arranged on the plurality of first conductive patterns 200 and extend in the second direction D2. The plurality of second conductive patterns 240 may serve as the plurality of bit lines BL1 to BL3.
Each of the memory cells MC may be arranged at an intersection between the first conductive pattern 200 and the second conductive pattern 240 and may be disposed between the first conductive pattern 200 and the second conductive pattern 240. The memory cell MC may include a chalcogenide material 220.
The memory cell array may further include a lower electrode 210 which is disposed between the chalcogenide material (or chalcogenide material layer) 220 and the first conductive pattern 200, and an upper electrode 230 which is disposed between the chalcogenide material 220 and the second conductive pattern 240. Two or more memory cells MC which are arranged next to each other in the first direction D1 may be coupled in parallel with each other on each of the first conductive patterns 200. A voltage which is applied to each of the first conductive patterns 200 may be applied to the chalcogenide material 220 through the lower electrode 210. Two or more memory cells MC which are arranged next to each other in the second direction D2 may be coupled in parallel with each other on each of the second conductive patterns 240. A voltage which is applied to each of the second conductive patterns 240 may be applied to the chalcogenide material 220 through the upper electrode 230.
Referring to
The first deck DA may include the plurality of first conductive patterns 200, the plurality of second conductive patterns 240, and a plurality of first memory cells MCA. The first deck DA may further include a first lower electrode 210A which is disposed between the first memory cell MCA and the first conductive pattern 200, and a first upper electrode 230A which is disposed between the first memory cell MCA and the second conductive pattern 240.
The plurality of first conductive patterns 200, the plurality of second conductive patterns 240, the first lower electrode 210A, and the first upper electrode 230A may have the same structures as the plurality of first conductive patterns 200, the plurality of second conductive patterns 240, the lower electrode 210, and the upper electrode 230 as shown in
The second deck DB may include the plurality of second conductive patterns 240, a plurality of third conductive patterns 260, and a plurality of second memory cells MCB. The plurality of second conductive patterns 240 may be shared between the first deck DA and the second deck DB.
The plurality of third conductive patterns 260 may be arranged above the plurality of second conductive patterns 240 and extend to cross the plurality of second conductive patterns 240. In an embodiment, the plurality of third conductive patterns 260 may extend in the first direction D1 to cross the plurality of second conductive patterns 240.
Each of the second memory cells MCB may be arranged at an intersection between the second conductive pattern 240 and the third conductive pattern 260 and may be disposed between the second conductive pattern 240 and the third conductive pattern 260.
The second deck DB may further include a second lower electrode 230B which is disposed between the second memory cell MCB and the second conductive pattern 240, and a second upper electrode 210B which is disposed between the second memory cell MCB and the third conductive pattern 260.
Two or more second memory cells MCB which are arranged next to each other in the second direction D2 may be coupled in parallel with each other on each of the second conductive patterns 240. A voltage which is applied to each of the second conductive patterns 240 may be applied to the second memory cell MCB through the second lower electrode 230B. Two or more second memory cells MCB which are arranged next to each other in the first direction D1 may be coupled in parallel with each other on each of the third conductive patterns 260. A voltage which is applied to each of the third conductive patterns 260 may be applied to the second memory cell MCB through the second upper electrode 210B.
The plurality of first conductive patterns 200 and the plurality of third conductive patterns 260 may serve as a plurality of word lines (WL11 to WL13 and WL21 to WL23). The plurality of second conductive patterns 240 may serve as the plurality of bit lines BL1 to BL3.
The first memory cell MCA may include a first chalcogenide material (or first chalcogenide material layer) 220A and the second memory cell MCB may include a second chalcogenide material (or second chalcogenide material layer) 220B.
Referring to
Each of the first conductive patterns 200C may be in the form of a flat panel which extends in the first direction D1 and the second direction D2. The plurality of first conductive patterns 200C may be stacked on top of each other so as to be separated from each other in the third direction D3. The plurality of first conductive patterns 200C may serve as the plurality of word lines WL1 to WL3.
The plurality of second conductive patterns 240C may extend in the third direction D3 to pass through the plurality of first conductive patterns 200C. Though not shown in
A memory and a select device may be embodied at the same time using each of the chalcogenide materials 220, 220A, 220B, and 220C as shown in
According to an embodiment of the present disclosure, a composition ratio of germanium, selenium, and indium may be controlled so as to be in a range which stably enables an operation of a memory cell. According to an embodiment, germanium may be included within a range from 25 at % to 32 at % in the chalcogenide material 220, 220A, 220B, or 220C, selenium may be included within a range from 50 at % to 66 at % in the chalcogenide material 220, 220A, 220B, or 220C, and indium may be included within a range from 1 at % to 12 at % in the chalcogenide material 220, 220A, 220B, or 220C. The chalcogenide material 220, 220A, 220B, or 220C may maintain an amorphous state at a temperature of 600° C. or less. Hereinafter, electrical characteristics which may be ensured by controlling the above-described composition ratio in various experimental groups will be described.
Referring to
The split A may correspond to a chalcogenide material with electrical characteristics which may stably enable an operation of a memory cell. The split A may provide a reference value for identifying the electrical characteristics of the experimental groups. The split A may include germanium, selenium, indium, and arsenic. Each of the splits B, C, and D may be a chalcogenide material which excludes arsenic.
Referring to [Table 1] and
In an embodiment, leakage current characteristics may be ensured by controlling the content of germanium in the chalcogenide material to be in the range from about 25 at % (e.g., from 24.5 to 25.4 at %) to about 32 at % (e.g., from 31.5 to 32.4 at %) and controlling the content of selenium to be in the range from about 50 at % to about 66 at %. For example, as shown in splits E, F, G, and H of Table 1 and
Referring to
Referring to
As a result of performing an annealing process up to a temperature of 600° C. with the contents of germanium and selenium limited to the above ratios, the chalcogenide material having the above-described composition and including germanium and selenium may maintain an amorphous state at a temperature of up to 600° C. As described above, according to an embodiment of the present disclosure, because a chalcogenide material maintains an amorphous state at a temperature of 600° C. or less, crystallization of the chalcogenide material caused by heat generated during the manufacturing processes of a semiconductor memory device may be substantially prevented. Therefore, according to an embodiment of the present disclosure, stability and reliability of the manufacturing processes may be improved.
The split D which includes only the binary compound semiconductor of germanium and selenium may have a threshold voltage higher than a target range. Indium may have a lower bandgap than GeSe2. Thus, by adding indium to a binary compound semiconductor including germanium and selenium, a threshold voltage of the Ge and Se-based binary compound semiconductor may be reduced. Indium may be doped into the chalcogenide material by a sputtering process. A composition ratio of indium may be controlled by adjusting a ratio of power which is applied to sputtering equipment. Hereinafter, electrical characteristics of a chalcogenide material depending on the indium content will be described with reference to
Referring to
Referring to
Referring to
Referring to
As described above, germanium, selenium which has an atomic percent twice or more than twice as much an atomic percent of germanium, and a chalcogenide material which has a smaller atomic percent than each of the atomic percent of germanium and the atomic percent of selenium according to an embodiment of the present disclosure may be used as materials for forming a memory and a select device.
A chalcogenide material according to an embodiment of the present disclosure may have desirable threshold voltage switching characteristics as described above (e.g., as shown in
According to the present disclosure, electrical characteristics of a chalcogenide material may be improved by forming the chalcogenide material in which a binary compound including germanium (Ge) and selenium (Se) is combined with indium (In).
Number | Date | Country | Kind |
---|---|---|---|
10-2021-0138714 | Oct 2021 | KR | national |