Claims
- 1. An integrated circuit chip carrier, comprising:
- a substrate, said substrate being metallized on at least two surfaces to form a voltage bus and having an aperture for receiving an integrated circuit;
- a plurality of conductive paths disposed on said substrate for the transmission of electrical signals between an integrated circuit reposing in said aperture and external signal sources; and
- resistive means connected to said plurality of conductive paths and to said voltage bus for providing a resistance between said conductive paths and said voltage bus.
- 2. The integrated circuit chip carrier according to claim 1 wherein the substrate comprises a fired ceramic sheet coated on the top, bottom and sides with a base metal to form a uniform, electrically conductive voltage bus and then treated to remove portions of the metal coat on the top side of the ceramic sheet so as to present a nonconductive area.
- 3. The integrated circuit chip carrier according to claim 1 wherein said conductive path comprise an inner pad connected through a trace to an outer pad and wherein said resistive means comprises a first resistive element connected between one of said outer pads and said voltage bus.
- 4. The integrated circuit chip carrier according to claim 3 wherein said resistive means further comprises a spare resistive element which can be connected to replace a damaged first resistive element.
- 5. The integrated circuit chip carrier according to claim 1 wherein the chip carrier further comprises a lid which is hermetically sealed to said substance using a glass seal.
- 6. The integrated circuit chip carrier according to claim 1 wherein the chip carrier further comprises a lid which is sealed to said substrate by an epoxy seal.
- 7. An integrated circuit chip carrier, comprising:
- a base;
- a substrate attached to said base, said substrate comprising a fired ceramic sheet coated to the top, bottom and sides with a base metal to form a uniform, electrically conductive voltage bus and having an aperture for receiving an integrated circuit to be supported on said base;
- a plurality of pads disposed on the surface of said ceramic substrate and connected through first resistive elements to said voltage bus; and
- a lid attached to said substrate for hermetically sealing an integrated circuit within the chip carrier, said lid comprising a bottom lip and an inside wall.
- 8. The integrated circuit chip carrier according to claim 7 wherein the lid further comprises a glass sealing material for bonding said lid to said substrate, said sealing material being bonded to said bottom lip and said inner wall such that, when heated, said sealing material flows downward from the inside wall of said lid to form a hermetic seal between said substrate and said lid.
- 9. The integrated circuit chip carrier according to claim 7 wherein the chip carrier further includes a spare resistive element that can be connected to replace a damaged first resistive element.
Parent Case Info
This is a continuation of application Ser. No. 07/504,248 filed Apr. 4, 1990, now abandoned, which is a division of application Ser. No. 07/366,604, filed June 15, 1989, now U.S. Pat. No. 4,949,453, issued Aug. 21, 1990.
US Referenced Citations (28)
Non-Patent Literature Citations (1)
Entry |
Harold J. Pawluk, Thin Film Resistors Plated on Circuit Boards, Jul. 1967, pp. 62-64. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
366604 |
Jun 1989 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
504248 |
Apr 1990 |
|