1. Field of the Invention
The present invention relates to a circuit board and a semiconductor device including the circuit board, and more particularly relates to a circuit board in which it is possible to reduce the number of board terminals to be formed on a main surface, and a semiconductor device including the circuit board. The present invention also relates to a memory module and a memory system including the circuit board and a manufacturing method of the circuit board.
2. Description of Related Art
DRAM (Dynamic Random Access Memory) is widely used as a main memory in personal computers and servers. In a personal computer or a server, instead of mounting a DRAM directly on a motherboard, it is a common to attach the DRAM to a socket (a memory slot) provided on the motherboard in the form of a memory module mounted onto a module board (see Japanese Patent Application Laid-open No. 2006-324326).
In recent years, the amount of input/output data or number of addresses in DRAMs have continued to increase. Therefore, there has been a concern that the number of terminals to be provided on a memory module may reach a number that cannot be accommodated within the area that has been set by the standards. The number of the board terminals on a memory module can be increased by decreasing a pitch and a width of the board terminals. However, the contact reliability of the memory module with the socket disadvantageously decreases when the pitch and the width of the board terminals is decreased. Particularly, in recent years, there has been a strong demand for lowering power consumption and increasing operation speed. To achieve this, it is necessary to avoid an increase in the electric resistance that arises due to downsizing of the board terminals.
The above problem is not limited to memory modules, and the same problem arises in circuit boards having board terminals and semiconductor devices including the circuit board.
In one embodiment, there is provided a circuit board that includes: a main surface; a back surface parallel to the main surface; a side surface positioned between edges of the main surface and the back surface; and first and second board terminals covering a portion of the main surface and a portion of the side surface, respectively.
In another embodiment, there is provided a semiconductor device that includes: a circuit board including a main surface, a back surface parallel to the main surface, a side surface positioned between edges of the main surface and the back surface, and first and second board terminals covering a portion of the main surface and a portion of the side surface, respectively; and a semiconductor chip mounted on the main surface of the circuit board and having a plurality of chip terminals, wherein the first and second board terminals of the circuit board are electrically connected to corresponding ones of the chip terminals of the semiconductor chip via an internal wiring provided inside the circuit board.
In still another embodiment, there is provided a manufacturing method of a circuit board that includes: forming a hole that communicates from a main surface to a back surface of a board; forming a metal film on a surface of the board including an internal wall of the hole; forming a first board terminal on the main surface and forming a second board terminal on the internal wall of the hole by patterning the metal film; and cutting the board along the hole.
According to the present invention, because board terminals are provided not only on the main surface but also on a side surface of the circuit board, the total number of the board terminals can be increased while maintaining sufficient pitch and width of the board terminals. Furthermore, the board terminals that are provided on the side surface are formed by not only exposing the internal wiring, but by covering the side surface of the circuit board with the board terminals. As a result, in contrast to the semiconductor device described in Japanese Patent Application Laid-open No. 2006-324326, reliable electric connection can be achieved.
The above features and advantages of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
Preferred embodiments of the present invention will be explained below in detail with reference to the accompanying drawings.
The memory module according to the first embodiment is a so-called SO-DIMM, and more specifically it is a semiconductor device in which a plurality (four in this example) of DRAMs 200 are mounted on a main surface 100a of a module board (a circuit board) 100. It is needless to say that the target of the present invention is not limited to SO-DIMMs, and the present invention can be also applied to various types of DIMMs (including Unbuffered-DIMM or FB-DIMM). Moreover, the semiconductor chip to be mounted is not limited to the DRAM, but can be other semiconductor memories (such as a SRAM, a flash memory, and a PRAM). Furthermore, the semiconductor chip to be mounted on the circuit board does not need to be a memory, but can be a device such as a CPU or a microcomputer.
The main surface 100a of the module board 100 is substantially rectangular with a long side extending in an X direction and a short side extending in a Y direction. The DRAMs 200 are arrayed in the X direction in an upper part of the main surface 100a and board terminals (first board terminals) 102 are arrayed in the X direction in a lower part of the main surface 100a. Although not shown in
The board terminals 102 provided on the main surface and the back surface of the module board 100 are mainly used as signal terminals. The signal terminal can be an address terminal to which an address signal is input, a command terminal to which a command signal is input, a clock terminal to which a clock signal is input, or a data terminal to which data is input or from which data is output.
As shown in
As shown in
As shown in
The width L2 also corresponds to a width of a flat portion at which a socket (a conductor) makes a contact. Note that a configuration is allowable in which the socket achieves conductance by engaging even with portions (curved portions on both sides of the width L1) other than the flat portion and such a configuration is not excluded from the scope of the present invention. A width W1 is a width of the portion of the board terminals 101 that is formed so as to be turned toward the main surface and the back surface of the module board 100. The reason for providing such a wrapping portion is that there is a need to secure a margin so that the terminals on the side surface are not etched away during the etching process for forming terminals.
As shown in
The side surface 100c of the module board 100 is, as shown in
The board terminals 101 having such a configuration are connected to a plurality of power wirings 301 provided within the module board 100. Thus, an important feature of the first embodiment is not that the power wirings 301 are exposed on the side surface 100c of the module board 100, but that the board terminals 101 are formed so as to cover the side surface 100c of the module board 100. Consequently, it is possible to achieve higher connection reliability. On the other hand, if only the power wirings 301 are exposed on the side surface 100c of the module board 100, it is difficult to achieve reliable conductance with the socket. Another important feature is that each of the board terminals 101 is connected to a plurality of the power wirings 301. With this configuration, a reliable electrical connection can be achieved between each of the power wirings 301 and the board terminal 101.
The board terminals 102 provided on the main surface 100a and the back surface 100b are connected to signal wirings 304 provided on the main surface 100a and the back surface 100b of the module board 100. The signal wiring 304 is connected via a through hole electrode 303 to the signal wiring 302 provided within the module board 100. The power wiring 301 and the signal wiring 302 are each connected to corresponding terminals of the DRAMs 200.
As shown in
Thus, according to the first embodiment, because the board terminals are provided not only on the main surface and the back surface but also on the side surface of the module board 100, the total number of board terminals that are required to be provided on the main surface and the back surface can be reduced. Further, because the board terminals 101 provided on the side surface are wider than the board terminals 102, and the wide board terminals 101 are used as the power terminals, there is no need to provide many power terminals that are required in the ordinary memory modules. For example, in a case of an ordinary 240-pin memory module, a VDD terminal having about 20 pins and a GND terminal having about 60 pins are provided. On the other hand, in the first embodiment, because all or some of the power terminals can be shifted from the main or back surface to the side surface, space becomes available in the area where terminals are provided on the main or back surface of the board so that more terminals can be provided on the main or back surface without reducing the size of the terminals. It is preferable that the surface area of the board terminal 101 that is used as the GND terminal is about three times the surface area of the board terminal 101 that is used as the VDD terminal.
A manufacturing method of the memory module according to the first embodiment is explained next.
As shown in
Next, as shown in
Next, the places where the board terminals 101 and 102 are to be formed are masked and the metal film 103 is subjected to patterning. As a result, as shown in
As shown in
When the module board 100 is cut in a traversed manner at the holes 109, as shown in
As shown in
In this manner, in the second embodiment, a plurality of the DRAMs 200 are divided into groups and the power terminals are allocated per group. With this configuration, it is possible to make the power supply efficiency uniform for each of the DRAMs 200. It is needless to say that the power terminals can be allocated to individual DRAMs 200. When such a configuration is employed, it is possible to make the power supply efficiency almost perfectly uniform for each of the DRAMs 200.
As shown in
With this configuration, the wide ground wiring 301G functions as a reference plate for the data wirings 302DQ and the wide VDD wiring 301V functions as a reference plate for the command address wirings 302CA. This configuration is similar to the wiring configuration on the motherboard. That is, even on the motherboard, a wide VSS wiring is provided as a reference plate for data wirings DQ and a wide VDD wiring is provided as a reference plate for command address wirings CA. With this configuration, the impedance of the signal wirings on the motherboard and the impedance of the signal wirings on the module board 100 can be made equal and the signal quality can be improved.
The wide ground wirings 301G and the wide VDD wiring 301V can be drawn simply from the board terminals 101 provided on the side surface so that the signal wirings and the power wirings do not need to be drawn wastefully inside the module board 100. As a result, lowering of the electric resistance of the signal wiring and the power wiring as well as simplification of the wiring layout on the module board 100 can be achieved.
It is apparent that the present invention is not limited to the above embodiments, but may be modified and changed without departing from the scope and spirit of the invention.
For example, in the above embodiments, there have been explained examples in which the present invention is applied to a memory module; however, the target of the present invention is not limited to memory modules, and the invention can be also applied to various types of modules having a semiconductor chip mounted thereon or even semiconductor devices other than these modules. In addition, the present invention can be also applied to a circuit board on which a semiconductor chip has not been mounted yet.
In addition, while not specifically claimed in the claim section, the applicant reserves the right to include in the claim section of the application at any appropriate time the following apparatus and method:
A1. A memory module connectable to a socket, comprising:
a circuit board including a main surface, a back surface parallel to the main surface, a side surface positioned between edges of the main surface and the back surface, and first and second board terminals covering a portion of the main surface and a portion of the side surface, respectively; and
a semiconductor memory mounted on the main surface of the circuit board and having at least a signal terminal and a power terminal, wherein
the first board terminal of the circuit board is electrically connected to the signal terminal of the semiconductor memory via a signal wiring provided on the circuit board, and
the second board terminal of the circuit board is electrically connected to the power terminal of the semiconductor memory via a power wiring provided on the circuit board.
B1. A manufacturing method of a circuit board comprising:
forming a hole that penetrates from a main surface to a back surface of a board;
forming a metal film on a surface of the board including an internal wall of the hole;
forming a first board terminal on the main surface and forming a second board terminal on the internal wall of the hole by patterning the metal film; and
cutting the board along the hole.
Number | Date | Country | Kind |
---|---|---|---|
2009-194143 | Aug 2009 | JP | national |