Circuit structure of test-key and test method thereof

Information

  • Patent Grant
  • 9030221
  • Patent Number
    9,030,221
  • Date Filed
    Tuesday, September 20, 2011
    13 years ago
  • Date Issued
    Tuesday, May 12, 2015
    9 years ago
Abstract
A circuit structure of a test-key and a test method thereof are provided. The circuit structure comprises a plurality of transistors, a first conductive contact, a plurality of second conductive contacts and a plurality of third conductive contacts. The transistors are arranged in a matrix. The first conductive contact is electrically connected to one source/drain of each transistor in each column of the matrix. Each second conductive contact is electrically connected to the other source/drain of each transistor in a corresponding column of the matrix. Each third conductive contact is electrically connected to the gate of each transistor in a corresponding row of the matrix. In the method, a plurality of driving pulses are provided to the third conductive contacts in sequence, and a plurality of output signals are read from the second conductive contacts to perform an element-character analyzing operation when a row of the transistors is turned on.
Description
FIELD OF THE INVENTION

The present invention relates to the chip test field, and more particularly to a circuit structure of a test-key and a test method thereof.


BACKGROUND OF THE INVENTION

The test-key is a test tool disposed on a chip-scribing line, and the test-key generally has a plurality of devices under test (DUT). The devices under test are all basic elements such as transistors, resistors and capacitors, so that a user can determine whether a manufacturing process is aberrant by testing the character of these basic elements.


However, the conventional test method for the test-key generally tests one device at every turn. Thus, if the amount of the devices in the test-key is large, it will influence the measuring speed.


SUMMARY OF THE INVENTION

The present invention relates to a circuit structure of a test-key, which has a high test speed for testing devices under test and does not limit an amount of the devices under test.


The present invention also relates to a test method of a test-key with the above circuit structure.


The present invention provides a circuit structure of a test-key. The circuit structure comprises a plurality of transistors, a first conductive contact pad, a plurality of second conductive contact pads and a plurality of third conductive contact pads. The transistors are arranged in a matrix. The first conductive contact pad is electrically coupled to a first source/drain terminal of each of the transistors in each column of the matrix. Each of the second conductive contact pads is electrically coupled to a second source/drain terminal of each of the transistors in a corresponding column of the matrix. Each of the third conductive contact pads being electrically coupled to a gate terminal of each of the transistors in a corresponding row of the matrix.


The present invention also provides a test method of a test-key. The circuit structure of the test-key comprises a plurality of transistors, a first conductive contact pad, a plurality of second conductive contact pads and a plurality of third conductive contact pads. The transistors are arranged in a matrix. The first conductive contact pad is electrically coupled to a first source/drain terminal of each of the transistors in each column of the matrix. Each of the second conductive contact pads is electrically coupled to a second source/drain terminal of each of the transistors in a corresponding column of the matrix, and each of the third conductive contact pads is electrically coupled to a gate terminal of each of the transistors in a corresponding row of the matrix. The test method comprises the following steps: providing a plurality of driving pulses to the third conductive contact pads respectively according to a predetermined sequence, so as to turn on the transistors row-by-row, wherein the enabling periods of two adjacent driving pulses in time do not overlap; and reading out a plurality of output signals from the second conductive contact pads when a row of the transistors is turned on, so as to perform an element-character analyzing operation accordingly.


In an exemplary embodiment of the present invention, the circuit structure of the test-key further comprises a plurality of passive components. Each of the passive components has two terminals. Each of the passive components is electrically coupled between the first source/drain terminal of a corresponding one of the transistors and the first conductive contact pad or between the second source/drain terminal of a corresponding one of the transistors and a corresponding one of the second conductive contact pads.


In an exemplary embodiment of the present invention, the circuit structure of the test-key further comprises a scan-pulse generating circuit. The scan-pulse generating circuit is electrically coupled to the third conductive contact pads to provide a plurality of driving pulses to the third conductive contact pads respectively according to a predetermined sequence, so as to turn on the transistors row-by-row. Wherein, the enabling periods of two adjacent driving pulses in time do not overlap.


In an exemplary embodiment of the present invention, the scan-pulse generating circuit comprises a clock generator and a plurality of shift registers. The clock generator is configured for generating a clock signal. The shift registers are connected in series. An output terminal of each of the shift registers is electrically coupled to a corresponding one of the third conductive contact pads. Each of the shift registers receives the clock signal for outputting a driving pulse, so as to use the driving pulse to turn on the transistors in a corresponding row corresponding to a third conductive contact pad which receives the driving pulse. Furthermore, the enabling periods of two driving pulses outputted from two adjacent shift registers do not overlap.


The present invention uses a plurality of transistors, a first conductive contact pad, a plurality of second conductive contact pads and a plurality of third conductive contact pads to form the test-key. When using the transistors as the devices under test, the present invention may input a test signal to the first conductive contact pad and turn on the transistors row-by-row according to a predetermined sequence, so as to read out the output signals of the transistors in each row from the second conductive contact pads and to perform an element-character analyzing operation related to the transistors. Then, the present invention determines whether a manufacturing process is aberrant according to the results of the element-character analyzing operation. When the circuit structure of the test-key is used to test a plurality of passive components (i.e., the passive components are used as the devices under test), and each of the passive components has two terminals, each of the passive components can be electrically coupled between the first source/drain terminal of a corresponding one of the transistors and the first conductive contact pad or between the second source/drain terminal of a corresponding one of the transistors and a corresponding one of the second conductive contact pads. Then, the present invention may turn on the transistors row-by-row according to a predetermined sequence to test the passive components.


Since the present invention can test the devices row-by-row, the test speed of the present invention is high. In addition, since the present invention does not use the coding and decoding mode to select the devices one-by-one, the present invention does not limit the amount of the device under test. In addition, the present invention further provides a circuit structure of a test-key which integrates with a scan-pulse generating circuit therein, so as to use the scan-pulse generating circuit to generate a plurality of driving pulses for driving the transistors of the test-key row-by-row. Therefore, the present invention can automatically and rapidly test the devices under test of the test-key.





BRIEF DESCRIPTION OF THE DRAWINGS

The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:



FIG. 1 is a view for showing a circuit structure of a test-key in accordance with an exemplary embodiment of the present invention.



FIG. 2 is a schematic view of a scan-pulse generating circuit in accordance with an exemplary embodiment of the present invention.



FIG. 3 is a time-sequence view of the clock pulse, the trigger pulse and the driving pulses as shown in FIG. 2.



FIG. 4 is a view for showing a circuit structure of a test-key in accordance with another exemplary embodiment of the present invention.



FIG. 5 is a flow chart of a test method of a test-key in accordance with an exemplary embodiment of the present invention.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.



FIG. 1 is a view for showing a circuit structure of a test-key in accordance with an exemplary embodiment of the present invention. Referring to FIG. 1, the circuit structure of the test-key 100 comprises a plurality of transistors (as marked by a label 102), a first conductive contact pad (as marked by a label 104), a plurality of second conductive contact pads (as marked by a label 106) and a plurality of third conductive contact pads (as marked by a label 108). The transistors 102 are arranged in a matrix, and each of the transistors 102 may be a metal-oxide semiconductor field-effect transistor (MOSFET). In addition, the first conductive contact pad 104 is electrically coupled a first source/drain terminal of each of the transistors 102 in each column of the matrix. Each of the second conductive contact pads 106 is electrically coupled to a second source/drain terminal of each of the transistors in a corresponding column of the matrix. Each of the third conductive contact pads 108 is electrically coupled to the gate terminal of each of the transistors 102 in a corresponding row of the matrix.


When the transistors 102 are all used as devices under test, the circuit structure of the test-key as shown in FIG. 1 allows a test signal to be inputted to the first conductive contact pad 104 and allows the transistors 102 to be turned on row-by-row according to a predetermined sequence (e.g., from top to bottom), so that the output signals of the transistors 102 in each row can be read from the second conductive contact pads 106. Thus, an element-character analyzing operation can be performed for the transistors 102 in each row to determine whether the manufacturing process is aberrant according to the results of the character-analyzing operation. The following will describe an embodiment of a circuit for driving the transistors 102.



FIG. 2 is a schematic view of a scan-pulse generating circuit in accordance with an exemplary embodiment of the present invention. Referring to FIG. 2, the scan-pulse generating circuit 200 comprises a clock generator 210 and a plurality of shift registers 220. The shift registers 220 are connected in series. In the exemplary, it can be seen that the amount of the shift registers 220 is the same as that of the third conductive contact pads. The clock generator 210 is configured for providing a clock signal CLK to each of the shift registers 220. In the shift registers 220, a shift register 220 at the first stage is configured for receiving a trigger pulse IN. Each of the shift registers 220 is configured for outputting a driving pulse (as marked by labels G1-GN), and the enabling periods of two driving pulses outputted from two adjacent shift registers 220 do not overlap. In addition, an output terminal of each of the shift registers 220 is electrically coupled to a corresponding one of the third conductive contact pads 108, so as to use the outputted driving pulses to turn on the transistors.



FIG. 3 is a time-sequence view of the clock pulse, the trigger pulse and the driving pulses as shown in FIG. 2. In FIG. 3, the labels which are the same as the labels of FIG. 2 represent the same signals. From FIG. 3, it can be seen that the enabling periods of two adjacent driving pulses in time do not overlap, so as to avoid turning on the transistors 102 in adjacent two rows simultaneously.


In addition, when the circuit structure of the test-key 100 is used to test a plurality of passive components (i.e., the passive components are used as the devices under test), and each of the passive components has two terminals, the passive components which should be test can be added into the circuit structure of the test-key 100 as shown in FIG. 4 when manufacturing the test-key 100.



FIG. 4 is a view for showing a circuit structure of a test-key in accordance with another exemplary embodiment of the present invention. In FIG. 4, the labels which are the same as the labels of FIG. 1 represent the same objects. Referring to FIGS. 4 and 1, the circuit structure of the test-key 400 is similar to the circuit structure of the test-key 100 except that the circuit structure of the test-key 400 further includes a plurality of passive components (as marked by a label 410). Each of the passive components 410 has two terminals, and each of the passive components 410 is electrically coupled between the first source/drain terminal of a corresponding one of the transistors 102 and the first conductive contact pad 104 or between the second source/drain terminal of a corresponding one of the transistors 102 and a corresponding one of the second conductive contact pads 106. The passive components 410 may be resistors (as marked by a label 412) or capacitors (as marked by a label 414). Therefore, the present invention may turn on the transistors 102 row-by-row according to a predetermined sequence, so as to test the passive components 410.


It should be noted that the circuit structure of the test-key may integrate with the above scan-pulse generating circuit therein, so as to use the scan-pulse generating circuit to generate a plurality of driving pulses for driving the transistors of the test-key row-by-row. Therefore, the present invention can automatically and rapidly test the devices under test of the test-key.


From the above, it can conclude a test method for a test-key of the present invention for persons skilled in the art. FIG. 5 is a flow chart of a test method of a test-key in accordance with an exemplary embodiment of the present invention. The circuit structure of the test-key comprises a plurality of transistors, a first conductive contact pad, a plurality of second conductive contact pads and a plurality of third conductive contact pads. The transistors are arranged in a matrix. The first conductive contact pad is electrically coupled to a first source/drain terminal of each of the transistors in each column of the matrix. Each of the second conductive contact pads is electrically coupled to a second source/drain terminal of each of the transistors in a corresponding column. Each of the third conductive contact pads is electrically coupled to the gate terminal of each of the transistors in a corresponding row. The test method comprises the following steps: providing a plurality of driving pulses to the third conductive contact pads respectively according to a predetermined sequence, so as to turn on the transistors row-by-row, wherein the enabling periods of two adjacent driving pulses in time do not overlap (as shown in a step S502); and reading out a plurality of output signals from the second conductive contact pads when a row of the transistors is turned on, so as to perform an element-character analyzing operation accordingly.


In summary, the present invention uses a plurality of transistors, a first conductive contact pad, a plurality of second conductive contact pads and a plurality of third conductive contact pads to form the test-key. When using the transistors as the devices under test, the present invention may input a test signal to the first conductive contact pad and turn on the transistors row-by-row according to a predetermined sequence, so as to read out the output signals of the transistors in each row from the second conductive contact pads and to perform an element-character analyzing operation related to the transistors. Then, the present invention determines whether a manufacturing process is aberrant according to the results of the element-character analyzing operation. When the circuit structure of the test-key is used to test a plurality of passive components (i.e., the passive components are used as the devices under test), and each of the passive components has two terminals, each of the passive components can be electrically coupled between the first source/drain terminal of a corresponding one of the transistors and the first conductive contact pad or between the second source/drain terminal of a corresponding one of the transistors and a corresponding one of the second conductive contact pads. Then, the present invention may turn on the transistor row-by-row according to a predetermined sequence to test the passive components.


Since the present invention can test the devices row-by-row, the test speed of the present invention is high. In addition, since the present invention does not use the coding and decoding mode to select the devices one-by-one, the present invention does not limit the amount of the device under test. In addition, the present invention further provides a circuit structure of a test-key which integrates with a scan-pulse generating circuit therein, so as to use the scan-pulse generating circuit to generate a plurality of driving pulses for driving the transistors of the test-key row-by-row. Therefore, the present invention can automatically and rapidly test the devices under test of the test-key.


While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.

Claims
  • 1. A test method of a test-key, the circuit structure of the test-key comprising a plurality of transistors, a first conductive contact pad, a plurality of second conductive contact pads and a plurality of third conductive contact pads, the transistors being arranged in a matrix, the first conductive contact pad being electrically coupled to a first source/drain terminal of each of the transistors in each column of the matrix, each of the second conductive contact pads being electrically coupled to a second source/drain terminal of each of the transistors in a corresponding column of the matrix, and each of the third conductive contact pads being electrically coupled to a gate terminal of each of the transistors in a corresponding row of the matrix, the test method comprising: providing a plurality of driving pulses to the third conductive contact pads respectively according to a predetermined sequence, so as to turn on the transistors row-by-row, wherein the enabling periods of two adjacent driving pulses in time do not overlap;providing a test signal to the first conductive contact pad during a test; andreading out a plurality of output signals as test results from the second conductive contact pads when a row of the transistors is turned on, so as to perform an element-character analyzing operation accordingly.
  • 2. The test method of the test-key according to claim 1, wherein the circuit structure of the test-key further comprises a plurality of passive components, each of the passive components has two terminals, and each of the passive components is electrically coupled to the first source/drain terminal of a corresponding one of the transistors and the first conductive contact pad or between the second source/drain terminal of a corresponding one of the transistors and a corresponding one of the second conductive contact pads.
  • 3. The test method of the test-key according to claim 2, wherein the passive components comprises at least one resistor.
  • 4. The test method of the test-key according to claim 2, wherein the passive components comprises at least one capacitor.
  • 5. The test method of the test-key according to claim 1, wherein each of the transistors is a metal-oxide transistor field-effect transistor.
  • 6. The test method of the test-key according to claim 1, wherein the driving pulses are generated by a scan-pulse generating circuit, the scan-pulse generating circuit is electrically coupled to the third conductive contact pads, so as to provide the driving pulses to the third conductive contact pads respectively according to the predetermined sequence.
  • 7. The test method of the test-key according to claim 6, wherein the scan-pulse generating circuit comprises: a clock generator configured, for generating a clock signal; anda plurality of shift registers, the shift registers being connected in series, an output terminal of each of the shift registers being electrically coupled to a corresponding one of the third conductive contact pads, each of the shift registers receiving the clock signal for outputting a driving pulse, so as to use the driving pulse to turn on the transistors in a corresponding row corresponding to a third conductive contact pad which receives the driving pulse, and the enabling periods of two driving pulses outputted from two adjacent shift registers do not overlap.
US Referenced Citations (121)
Number Name Date Kind
3663828 Low May 1972 A
3818402 Golaski Jun 1974 A
4163944 Chambers Aug 1979 A
4245355 Pascoe Jan 1981 A
4409608 Yoder Oct 1983 A
4816784 Rabjohn Mar 1989 A
5159205 Gorecki Oct 1992 A
5208725 Akcasu May 1993 A
5212653 Tanaka May 1993 A
5233448 Wu Aug 1993 A
5406447 Miyazaki Apr 1995 A
5446309 Adachi Aug 1995 A
5576730 Shimada et al. Nov 1996 A
5583359 Ng Dec 1996 A
5637900 Ker Jun 1997 A
5760456 Grzegorek Jun 1998 A
5808330 Rostoker Sep 1998 A
5923225 De Los Santos Jul 1999 A
5959820 Ker Sep 1999 A
6008102 Alford Dec 1999 A
6081146 Shiochi Jun 2000 A
6172378 Hull Jan 2001 B1
6194739 Ivanov Feb 2001 B1
6246271 Takada Jun 2001 B1
6285578 Huang Sep 2001 B1
6291872 Wang Sep 2001 B1
6362643 Kim Mar 2002 B1
6370372 Molnar Apr 2002 B1
6407412 Iniewski Jun 2002 B1
6427226 Mallick Jul 2002 B1
6448858 Helms Sep 2002 B1
6452442 Laude Sep 2002 B1
6456221 Low Sep 2002 B2
6461914 Roberts Oct 2002 B1
6480137 Kulkarni Nov 2002 B2
6483188 Yue Nov 2002 B1
6486765 Katayanagi Nov 2002 B1
6509805 Ochiai Jan 2003 B2
6518165 Yoon Feb 2003 B1
6521939 Yeo Feb 2003 B1
6545547 Fridi Apr 2003 B2
6560306 Duffy May 2003 B1
6588002 Lampaert Jul 2003 B1
6593838 Yue Jul 2003 B2
6603360 Kim Aug 2003 B2
6608363 Fazelpour Aug 2003 B1
6611223 Low Aug 2003 B2
6625077 Chen Sep 2003 B2
6630897 Low Oct 2003 B2
6639298 Chaudhry Oct 2003 B2
6653868 Oodaira Nov 2003 B2
6668358 Friend Dec 2003 B2
6670953 Ozawa Dec 2003 B1
6700771 Bhattacharyya Mar 2004 B2
6720608 Lee Apr 2004 B2
6724677 Su Apr 2004 B1
6756656 Lowther Jun 2004 B2
6795001 Roza Sep 2004 B2
6796017 Harding Sep 2004 B2
6798011 Adan Sep 2004 B2
6810242 Molnar Oct 2004 B2
6822282 Randazzo Nov 2004 B2
6822312 Sowlati Nov 2004 B2
6833756 Ranganathan Dec 2004 B2
6841847 Sia Jan 2005 B2
6847572 Lee Jan 2005 B2
6853272 Hughes Feb 2005 B1
6876056 Tilmans Apr 2005 B2
6885534 Ker Apr 2005 B2
6891532 Nara et al. May 2005 B2
6901126 Gu May 2005 B1
6905889 Lowther Jun 2005 B2
6909149 Russ Jun 2005 B2
6927664 Nakatani Aug 2005 B2
6958522 Clevenger Oct 2005 B2
7009252 Lin Mar 2006 B2
7027276 Chen Apr 2006 B2
7071022 Couillard et al. Jul 2006 B2
7205612 Cai Apr 2007 B2
7212025 Tomita May 2007 B2
7262069 Chung Aug 2007 B2
7365627 Yen Apr 2008 B2
7368761 Lai May 2008 B1
7405642 Hsu Jul 2008 B1
7408372 Agarwal et al. Aug 2008 B2
7672100 Van Camp Mar 2010 B2
20010048318 Matsueda Dec 2001 A1
20020017917 Taguchi Feb 2002 A1
20020019123 Ma Feb 2002 A1
20020036545 Fridi Mar 2002 A1
20020047838 Aoki et al. Apr 2002 A1
20020188920 Lampaert Dec 2002 A1
20030030464 Tomita Feb 2003 A1
20030076636 Ker Apr 2003 A1
20030127691 Yue Jul 2003 A1
20030183403 Kluge Oct 2003 A1
20050068112 Glenn Mar 2005 A1
20050068113 Glenn Mar 2005 A1
20050087787 Ando Apr 2005 A1
20050200377 Orii et al. Sep 2005 A1
20060006431 Jean Jan 2006 A1
20060108694 Hung May 2006 A1
20060109025 Tomita May 2006 A1
20060192752 Ando Aug 2006 A1
20060267102 Cheng Nov 2006 A1
20070102745 Hsu May 2007 A1
20070210416 Hsu Sep 2007 A1
20070234554 Hung Oct 2007 A1
20070246801 Hung Oct 2007 A1
20070249294 Wu Oct 2007 A1
20070296055 Yen Dec 2007 A1
20080094166 Hsu Apr 2008 A1
20080185679 Hsu Aug 2008 A1
20080189662 Nandy Aug 2008 A1
20080200132 Hsu Aug 2008 A1
20080299738 Hsu Dec 2008 A1
20080303623 Hsu Dec 2008 A1
20090029324 Clark Jan 2009 A1
20090201625 Liao Aug 2009 A1
20100225770 Morimoto et al. Sep 2010 A1
20100279484 Wang Nov 2010 A1
Non-Patent Literature Citations (2)
Entry
Christopher Hess, Sharad Saxena, Hossein Karbasi, Senthil Subramanian Michele Quarantelli, Angelo Rossoni, Stefano Tonello, Sa Zhao and Dustin Slisher, “Device Array Scribe Characterization Vehicle Test Chip for Ultra Fast Product Wafer Variability Monitoring”, vol. 20, Mar. 2007, Proceedings IEEE 2007 Int. Conference on Microelectronic Test Structures.
Christopher Hess et al, “Device Array Scribe Characterization Vehicle Test Chip for Ultra Fast Product Wafer Variability Monitoring”, vol. 20, Mar. 2007.
Related Publications (1)
Number Date Country
20130069682 A1 Mar 2013 US