1. Field of the Invention
The present invention generally relates to a semiconductor processing apparatus, and particularly to a cluster type semiconductor processing apparatus having a relatively small footprint.
2. Description of the Related Art
The number of wafers processed per unit time on a semiconductor manufacturing apparatus (i.e., throughput) has been a major concern in semiconductor production in recent years. One way to improve this throughput is to increase the number of processing chambers attached to the semiconductor manufacturing apparatus and allow for parallel processing using these chambers, thereby increasing the number of wafers processed.
However, increasing the number of processing chambers will increase the floor area occupied by the apparatus (i.e., footprint) as long as the processing chambers are arranged horizontally on the same plane. In a limited space, this will reduce the number of apparatuses that can be installed. If the processing chambers are stacked vertically on top of each other, maintainability will decrease.
To solve the problems mentioned above, the present invention provides a semiconductor manufacturing apparatus using a semiconductor wafer transfer chamber having a special shape where, in one embodiment, the semiconductor wafer transfer chamber that normally has a regular heptagonal base is deformed to a shape that increases the angle formed by two adjacent semiconductor wafer processing chambers so that even when the number of semiconductor wafer processing chambers increases, the increase in the total width of the semiconductor manufacturing apparatus can be minimized. By increasing the angle formed by two adjacent semiconductor wafer processing chambers, the present invention also provides the secondary benefit of increasing the interval between the adjacent semiconductor wafer processing chambers and thereby improving the maintainability of these chambers.
By utilizing the aforementioned method, it becomes possible to provide a semiconductor manufacturing apparatus that minimizes the increase in the total width of the semiconductor manufacturing apparatus even when the number of semiconductor wafer processing chambers is increased by arranging more processing chambers horizontally on the same plane for the purpose of improving the throughput.
For purposes of summarizing the invention and the advantages achieved over the related art, certain objects and advantages of the invention are described in this disclosure. Of course, it is to be understood that not necessarily all such objects or advantages may be achieved in accordance with any particular embodiment of the invention. Thus, for example, those skilled in the art will recognize that the invention may be embodied or carried out in a manner that achieves or optimizes one advantage or group of advantages as taught herein without necessarily achieving other objects or advantages as may be taught or suggested herein.
Further aspects, features and advantages of this invention will become apparent from the detailed description of the preferred embodiments which follow.
These and other features of this invention will now be described with reference to the drawings of preferred embodiments which are intended to illustrate and not to limit the invention. The drawings are oversimplified for illustrative purposes and are not to scale.
The present invention will be explained with respect to preferred embodiments. However, the preferred embodiments are not intended to limit the present invention.
In an embodiment, the present invention provides a cluster type semiconductor processing apparatus comprising: a wafer handling chamber having a polygonal base including multiple sides for wafer processing chambers and two adjacent sides for wafer loading/unloading chambers as viewed in a direction of an axis of the wafer handling chamber, said multiple sides optionally including a blank side for maintenance, wherein each of the multiple sides for wafer processing chambers and the two adjacent sides for wafer loading/unloading chambers is arranged perpendicular to a line passing through the axis of the wafer handling chamber and a center of each side as viewed in the axial direction of the wafer handling chamber. In an embodiment, two adjacent sides of the multiple sides for wafer processing chambers form an angle A (e.g., angle A3 in
In an embodiment, angle A may be 3% to 20% (including 5%, 10%, 15%, and values between any two numbers of the foregoing) greater than angle B. In the case where the polygonal base has seven sides, angle A may be 10% to 16% greater than angle B (e.g., A/B=1.13). In an embodiment, distance D1 may be 10% to 90% (including 20%, 40%, 60%, 80%, and value between any two numbers of the foregoing) greater than distance D2. In the case where the polygonal base has seven sides, distance D1 may be 50% to 80% greater than distance D2 (e.g., D1/D2=1.68).
In an embodiment, the two adjacent sides for wafer loading/unloading chambers form an angle C (e.g., angle A4 in
In an embodiment, the number of the total sides may be seven. In another embodiment, the number of the total sides may be five, six, eight, or more. However, when the number is small, the aforesaid modifications may not be easily accomplished or no significant advantages of such modifications may be realized. On the other hand, when the number is large, the footprint of the wafer handling chamber itself becomes large, and no significant advantages of increasing the number of wafer processing chambers may be realized.
In an embodiment, the multiple sides for wafer processing chambers may include one blank side for maintenance. For maintenance purposes, typically one blank side is provided. When the number of wafer processing chambers is large, more than one blank sides may be provided.
In an embodiment, the multiple sides for wafer processing chambers may include one blank side for maintenance which is located opposite the two adjacent sides for wafer loading/unloading chambers with reference to the axis of the wafer handling chamber.
In an embodiment, a distance W (e.g., distance W4 in
In an embodiment, the cluster type semiconductor processing apparatus may further comprise wafer processing chambers connected to the respective sides for wafer processing chambers except for one blank side for maintenance. In an embodiment, the cluster type semiconductor processing apparatus may further comprise wafer loading/unloading chambers connected to the respective sides for wafer loading/unloading chambers.
In an embodiment, the blank side for maintenance may be located opposite the two adjacent sides for wafer loading/unloading chambers, wherein outermost portions of the wafer processing chambers disposed between the blank side and the two adjacent sides for wafer loading/unloading chambers are aligned in a line (e.g., line a or b in
In an embodiment, at least one of the wafer processing chambers may be a plasma CVD reactor. In an embodiment, the wafer loading/unloading chambers may be load lock chambers.
Embodiments of the present invention are explained below in details by using the figures. It should be noted, however, that the present invention is not limited to these figures and embodiments.
Here, the only way to increase the throughput (number of wafers processed per unit time) of the semiconductor manufacturing apparatus shown in
One problem here, however, is that the width of the apparatus will increase by installing four wafer processing chambers. The apparatus width W2 in the configuration shown in
According to this shape, although there is one blank side between the wafer processing chambers 2 and 3, the blank space between the wafer processing chambers 1 and 2 is small and so is the blank space between the wafer processing chambers 3 and 4. As a result, maintainability is reduced. With the wafer transfer chamber of a regular hexagon shape illustrated in
To address these problems, in one embodiment of the present invention the shape shown in
In other words, there are seven sides as with the regular heptagon configuration shown in
In addition, in an arrangement where the tips of the wafer processing chambers 1, 2 and tips of the wafer processing chambers 3, 7 respectively contact straight lines running parallel with the apparatus, as shown by the straight lines a, b in
The apparatus width W3 in the configuration shown in
In
As for the position of the blank side, providing the wafer processing chamber 1 between the wafer processing chambers 2 and 3 might present a problem regarding the maintainability of processing chambers. As long as this problem is removed, however, it is possible to provide the wafer processing chamber 1 between the wafer processing chambers 2 and 3, which will contribute to a further reduction of the apparatus width.
In
From the above, the semiconductor manufacturing apparatus proposed by the present invention, designed to minimize the increase in the apparatus width even when the number of installed wafer processing chambers is increased, improves the throughput by permitting parallel processing using an increased number of wafer processing chambers and thereby allows for installation of a multiple number of the apparatus in a limited space without reducing maintainability.
In the present disclosure where conditions and/or structures are not specified, the skilled artisan in the art can readily provide such conditions and/or structures, in view of the present disclosure, as a matter of routine experimentation.
It will be understood by those of skill in the art that numerous and various modifications can be made without departing from the spirit of the present invention. Therefore, it should be clearly understood that the forms of the present invention are illustrative only and are not intended to limit the scope of the present invention.
Number | Name | Date | Kind |
---|---|---|---|
5934856 | Asakawa et al. | Aug 1999 | A |
6183183 | Goodwin et al. | Feb 2001 | B1 |
6530732 | Theriault et al. | Mar 2003 | B1 |
6609869 | Aggarwal et al. | Aug 2003 | B2 |
6749487 | Okuhata et al. | Jun 2004 | B2 |
6797617 | Pomarede et al. | Sep 2004 | B2 |
6896367 | Sohn | May 2005 | B1 |
20050158153 | Sundar et al. | Jul 2005 | A1 |
20080241384 | Jeong et al. | Oct 2008 | A1 |
20090093906 | Takizawa et al. | Apr 2009 | A1 |
20090252580 | Takizawa et al. | Oct 2009 | A1 |
20100158644 | Takizawa et al. | Jun 2010 | A1 |
Number | Date | Country |
---|---|---|
06-302667 | Oct 1994 | JP |
08-046013 | Feb 1996 | JP |
10-0638407 | Oct 2006 | KR |
WO 9919777 | Apr 1999 | WO |
Entry |
---|
Office Action dated Sep. 3, 2010 in Chinese Patent Application No. 200810004813.2. |
Office Action in Korean Patent Application No. 10-2008-001566, dated Jan. 20, 2014, filed Feb. 28, 2008. |
Number | Date | Country | |
---|---|---|---|
20080210165 A1 | Sep 2008 | US |