This application is based on Japanese patent application NO. 2004-370413, the content of which is incorporated hereinto by reference.
1. Technical Field
The present invention relates to a CMOS semiconductor device equipped with an N-type MOSFET and P-type MOSFET.
2. Related Art
CMOS (Complementary Metal Oxide Semiconductor) semiconductor devices where N-type MOSFETs (Metal Oxide Semiconductor Field Effect Transistor) and P-type MOSFETs are formed on the same semiconductor substrate are widely employed as a result of their beneficial characteristics such as low power consumption and high-speed operation.
Film thickness of a gate insulating film ensuring insulation between a gate electrode and a semiconductor substrate is one parameter for deciding MOSFET characteristics. When physical film thickness of this gate insulating film is made thick, it is possible to suppress flow of leakage current from the gate electrode to the semiconductor substrate. However, when the thickness of the physical film thickness of the gate insulating film is made thick, because gate insulating film capacitance is small, there is a trade-off where, when the MOSFET goes on, the number of carriers induced directly below the gate falls and on current is also reduced.
Normally, an optimum gate insulating film thickness can be decided taking this trade-off into consideration in the design of the MOSFET.
Technology of the related art constituting devices for gate insulating film film thickness are disclosed in cited reference 1 and are described using
With this configuration, it is possible to suppress leakage current at the MOSFET 20 formed at the region HV where the power supply voltage is high with a high voltage applied to a gate 24. Further, if the voltage applied to the gate electrode 24 is high, it is possible for sufficient carriers to be induced directly below the gate electrode 24 even if the gate insulating film capacitance is small, and reduction of the on current is therefore made difficult. On the other hand, reduction of on current can be prevented at MOSFET 10 formed on a region LV of a lower power supply voltage where a low voltage is applied to gate electrode 14 by making gate insulating film 12 thin.
The inventor of this application has singled out the following problems with the semiconductor device of the technology of the related art.
In the related art, N-type MOSFETs and P-type MOSFETs formed within regions (for example, region LV of
Typically, comparing N-type MOSFETs and P-type MOSFETs operating at the same power supply voltage, it is easier for leakage current to occur for the N-type MOSFET. When the physical film thickness of the gate insulating film is made thick in order to keep leakage current of the N-type MOSFET a prescribed value or less, performance of the P-type MOSFET for which on current was originally small is further deteriorated.
However, because suppression of leakage current of the N-type MOSFET is usually given priority, the physical film thickness of the gate insulating film is made thick, and use takes place with the performance of the P-type MOSFET being deteriorated due to reduction of the on current simply being accepted.
The semiconductor device of the present invention comprises an N-type MOSFET and a P-type MOSFET operating at the same power supply voltage, film thickness of a gate insulating film of an N-type MOSFET being thicker than film thickness of a gate insulating film of a P-type MOSFET.
As a result of this characteristic, it is possible to suppress leakage current using a thick gate insulating film for an N-type MOSFET where leakage current occurs more easily than for a P-type MOSFET, and it is possible to prevent reduction of on current by making a gate insulating film thin for a P-type MOSFET where it is more difficult for leakage current to occur than for the N-type MOSFET.
For example, the present invention is capable of providing a semiconductor device comprised of an N-type MOSFET and a P-type MOSFET operating using a same power supply voltage, with the N-type MOSFET having a first gate insulating film and the P-type MOSFET having a second gate insulating film. Here, film thickness of the first gate insulating film is thicker than film thickness of the second gate insulating film.
According to the present invention, it is possible to adopt a structure capable of suppressing leakage current of an N-type MOSFET and maximizing performance of a P-type MOSFET.
The above and other objects, advantages and features of the present invention will be more apparent from the following description taken in conjunction with the accompanying drawings, in which:
The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposes.
The following is a description employing the drawings of preferred embodiments of the present invention. Elements of the configuration common to each drawing are given the same numerals and descriptions are omitted as appropriate. Further, in the following, the simple term “film thickness” is taken to mean “physical film thickness”.
The effect of the invention of this application where it is possible to balance suppression of leakage current for the N-type MOSFET 118 and improvement of the on current of the P-type MOSFET 120 is therefore particularly striking for the region LV where power supply voltage is low.
The semiconductor device 100 includes a semiconductor substrate (in this embodiment, a silicon substrate) 102 provided with a P-well 102a of a P-type conductor and an N-well 102b of an N-type conductor, and an element isolation region 104 for isolating the P-well 102a and the N-well 102b. An N-type MOSFET 118 and a P-type MOSFET 120 are then formed at the P-well 102a and the N-well 102b, respectively.
A pair of N-type impurity diffusion regions 121 are formed at the P-well 102a, with a channel region (not shown) being formed in between. A gate constructed from a gate insulating film 106a comprised of a silicon oxide film, a gate electrode 114 constructed from a polycrystalline silicon film provided on the gate insulating film 106a, and a sidewall insulating film 115 is provided on the channel region. The gate electrode 114 of the N-type MOSFET 118 is doped with N-type impurity. The N-type MOSFET 118 is then constructed as a result.
Similarly, a pair of P-type impurity diffusion regions 122 are formed at the N-well 102b, with a channel region (not shown) being formed in between. A gate constructed from a gate insulating film 106b comprised of a silicon oxide film, a gate electrode 114 constructed from a polycrystalline silicon film provided on the gate insulating film 106b, and a sidewall insulating film 115 is provided on the channel region. The gate electrode 114 of the P-type MOSFET 120 is doped with P-type impurity, with the P-type MOSFET 120 then constructed as a result.
When the thicknesses of the gate insulating film 106a of the N-type MOSFET and the gate insulating film 106b of the P-type MOSFET are taken to be da, db respectively, then da>db.
The material of the gate insulating films 106a, 106b is not limited to a silicon oxide film and may be a silicon oxynitride film, silicon nitride film, or so-called high-dielectric constant film. The high-dielectric constant film can by constructed from a material including one or two or more elements selected from the group composed of, for example, Hf, Zr, Al and lanthanum family elements, and may also be taken to be an oxide film containing any of these elements or a silicate film etc.
Two examples of methods for manufacturing the semiconductor device 100 are described below.
(First Manufacturing Method of the First Embodiment)
First, as shown in
Continuing on, as shown in
Continuing on, as shown in
Continuing on, as shown in
As shown in
As a result of the above procedure, a gate insulating film 106a composed of the insulating films 1061 and 1062 is formed on the P-well 102a, and a gate insulating film 106b that is thinner than the gate insulating film 106a and is composed of the insulating film 1062 can be formed on the N-well 102b.
After this, gate electrode 114 and sidewall 115 are formed using the same procedure as for normal MOSFET manufacturing methods, with the semiconductor device 100 shown in
As shown in
(Second Manufacturing Method of the First Embodiment)
A description is now given with reference to
First, the silicon substrate 102 provided with the element isolation region 104, P-well 102a and N-well 102b is prepared.
Next, as shown in
After this, as shown in
Next, as shown in
As shown in
It is also possible to obtain the same structure in the event of injecting just one of fluorine or nitrogen.
A second embodiment of the present invention is now described using
The second embodiment differs from the first embodiment in that the gate insulating film 106a has a structure where a silicon oxide film (first insulating film) 107a and a high-dielectric constant film (second insulating film) of a higher dielectric constant than the silicon oxide film 107a are stacked, and the gate insulating film 106b has a structure where a silicon oxide film (third insulating film) 107b and a high-dielectric constant film (fourth insulating film) 108b of a higher dielectric constant than the silicon oxide film 107b are stacked. When a high-dielectric constant film is used, it is possible to make physical film thickness thick and electrical film thickness thin.
Here, the high-dielectric constant films 108a and 108b may be high-dielectric constant films including elements selected from the group of Hf, Zr, Al and lanthanum family elements.
With the semiconductor device 100a shown in
On the other hand, with the semiconductor device 100b shown in
Because the film thicknesses of the silicon oxide films 107a, 107b mutually change, the same method can be used for the first manufacturing method or the second manufacturing method of the first embodiment.
Further, because the film thicknesses of the high-dielectric constant films 108a, 108b mutually change, the same method as for the first manufacturing method of the first embodiment can be used.
It is not necessary to etch the high-dielectric constant films in order to obtain the structure for the semiconductor device 100a. It is difficult to make selectivity for the high-dielectric constant film and the silicon oxide film (or silicon nitride film etc.) large, the silicon oxide film (or silicon nitride film etc.) remains, and elimination of only the high-dielectric constant film is difficult. The structure shown for 100a is therefore easily manufactured compared to the structure shown in 100b.
On the other hand, the structure for the semiconductor device 100b is such that the physical film thickness of the high-dielectric constant film 108a of the N-type MOSFET 118 is thick compared with the semiconductor device 100a. The physical film thickness of the gate insulating film 106a is therefore made thick and it is possible to keep the electrical film thickness thin. As a result, performance of the N-type MOSFET 118 of the semiconductor device 100b is higher than performance of the N-type MOSFET 118 of the semiconductor device 100a.
A description of a third embodiment of the present invention is given using
In this embodiment, a region LV operating using a first power supply voltage VDD1 and a region HV operating using a second power supply voltage VDD2 are provided on a semiconductor substrate 1. Here, the first power supply voltage VDD1 is lower than the second power supply voltage VDD2.
The N-type MOSFET 118 and the P-type MOSFET 120 are formed within the region LV, and a single inverter 2 having an input node N1 and an output node N2 is constructed from the MOSFETS 118, 120. Gate electrode 114 of the N-type MOSFET 118 and gate electrode 114 of the P-type MOSFET 120 are both connected to the input node N1 of the inverter 2. Therefore, when a signal is inputted to the input node N1, the same voltage is applied to the gate electrode 114 of the N-type MOSFET 118 and the gate electrode 114 of the P-type MOSFET 120. The voltage of the input signal is usually substantially equal to operating voltage VDD1 of the region LV.
In this embodiment, as with the first embodiment, film thickness of the gate insulating film of the N-type MOSFET 118 is thicker than the film thickness of the gate insulating film of the P-type MOSFET 120. Further, the same material, configuration, and film thickness relationship as for the gate insulating film of the second embodiment can be adopted.
Further, an N-type MOSFET 128 and a P-type MOSFET 130 are provided within the region HV and a single inverter 3 having an input node N3 and an output node N4 can be constructed using the MOSFETS 128, 130.
The film thickness dc of the gate insulating film 106c of the N-type MOSFET 128 may be the same as the film thickness dd of the gate insulating film 106d of the P-type MOSFET 130 or the film thickness dc may be thicker than the film thickness dd as in the first and second embodiments. Moreover, the gate insulating films 106c and 106d may also have a structure where the silicon oxide film and the high-dielectric constant film are stacked as in the second embodiment.
Further, the film thicknesses da, db, dc, dd satisfy at least the size relationships of da<dc and db<dd.
It is apparent that the present invention is not limited to the above embodiments, that may be modified and changed without departing from the scope and spirit of the invention.
For example, in the second embodiment, the first insulating film of the gate oxide film 106a and the third insulating film of the gate oxide film 106b are silicon oxide films but this is by no means limiting, and silicon oxynitride films or silicon nitride films are also possible.
Number | Date | Country | Kind |
---|---|---|---|
2004-370413 | Dec 2004 | JP | national |