Claims
- 1. A method for manufacturing a metal-insulator semiconductor field effect transistor, comprising the steps of:
- forming an insulating layer made of amorphous gallium-sulfide (GaS) on a compound semiconductor layer;
- patterning the insulating layer to form a gate insulating layer on the compound semiconductor layer;
- forming a source electrode placed on one side of the gate insulating layer to be arranged on the compound semiconductor layer;
- forming a drain electrode placed on the other side of the gate insulating layer to be arranged on the compound semiconductor layer; and
- forming a gate electrode on the gate insulating layer.
- 2. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 1 in which the step of forming an insulating layer includes
- forming the insulating layer by using a molecular beam epitaxy apparatus.
- 3. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 1 in which the step of forming an insulating layer includes
- preparing an organic material in which gallium and sulfur are arranged in a cluster structure; and
- forming the insulating layer out of the organic material.
- 4. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 3 in which the organic material is tertiary-butyl-gallium-sulfide-cubane "((t-Bu)GaS).sub.4 ".
- 5. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 2 in which the step of forming an insulating layer includes
- maintaining the compound semiconductor layer to a temperature ranging from 350 to 500.degree. C.
- 6. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 1 in which the step of forming an insulating layer includes
- inactivating a surface of the compound semiconductor layer by ammonium sulfide; and
- forming the insulating layer on the compound semiconductor layer.
- 7. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 1 in which the step of forming an insulating layer includes
- thermally processing the compound semiconductor layer in a vacuum condition; and
- forming the insulating layer on the compound semiconductor layer.
- 8. A method for manufacturing a metal-insulator semiconductor field effect transistor according to claim 1 in which the step of forming an insulating layer includes
- cleaning a surface of the compound semiconductor layer by tris dimethyl amino arsine; and
- forming the insulating layer on the compound semiconductor layer.
- 9. A manufacturing method of a compound semiconductor apparatus, comprising the steps of:
- forming an impurity diffusing region in a surface layer of a substrate made of a III-V groups compound semiconductor material by selectively adding an impurity in the surface layer of the substrate; and
- depositing an amorphous GaS film on the surface layer of the substrate in which the impurity is added.
- 10. A manufacturing method of a compound semiconductor apparatus, comprising the steps of:
- forming a thin film made of oxide, nitride or nitride-oxide of a III-group, a IV-group or a V-group on a surface layer of a substrate, the surface layer of the substrate being made of a III-V groups compound semiconductor material;
- exposing a portion of the surface layer of the substrate by patterning the thin film; and
- selectively growing an amorphous GaS film by depositing a GaS material on the portion of the surface layer of the substrate without depositing the GaS material on the patterned thin film.
- 11. A manufacturing method of a compound semiconductor apparatus according to claim 10 in which the thin film is formed of a material selected from the group consisting of SiO.sub.2, SiON, SiN, GaN, AlGaN, AlN, GaO, GaAs oxide, GaP oxide and InP oxide.
- 12. A manufacturing method of a compound semiconductor apparatus according to claim 10 in which the step of selectively growing a GaS film includes the steps of:
- setting a growing temperature in a range from 350 to 500.degree. C.; and
- setting a composition ratio of Ga and S to 1:1.
- 13. A manufacturing method of a compound semiconductor apparatus according to claim 10 in which the step of selectively growing a GaS film includes the steps of:
- growing the GaS film out of tertiary-butyl-gallium-sulfide-cubane "((t-Bu)GaS).sub.4 " by using a molecular beam epitaxy apparatus.
- 14. A manufacturing method of a compound semiconductor apparatus according to claim 10, further comprising the steps of:
- selectively adding a p-type or n-type impurity in a portion of the surface layer of the substrate before the step of forming a thin film; and
- performing a thermal processing for the substrate while maintaining a substrate temperature at a temperature of 550.degree. C. or less after the step of selectively growing a GaS film.
- 15. A manufacturing method of a compound semiconductor apparatus according to claim 14 in which the step of selectively adding a p-type or n-type impurity comprising the steps of:
- forming a patterned resist on a channel region of the substrate;
- injecting ions of the impurity into portions of the surface layer of the substrate placed on both sides of the channel region while using the patterned resist as a mask for the ions;
- removing the patterned resist; and
- thermally processing the substrate at a temperature of 550.degree. C. or more to activate the injected impurity, the step of exposing a portion of the surface layer comprising the steps of:
- exposing a surface of the channel region while remaining portions of the thin film placed on both sides of the channel region, the exposed portion of the surface layer of the substrate being the surface of the channel region, and
- the manufacturing method further comprising the steps of:
- forming a gate electrode on the GaS film after the step of selectively growing a GaS film.
- 16. A manufacturing method of a compound semiconductor apparatus according to claim 15 in which the step of forming a gate electrode comprising the step of:
- extending the gate electrode from a region placed on an upper surface of the GaS film to regions which are placed on upper portions of the thin film placed on both sides of the GaS film.
Priority Claims (3)
Number |
Date |
Country |
Kind |
8-248170 |
Sep 1996 |
JPX |
|
9-175052 |
Jun 1997 |
JPX |
|
9-232710 |
Aug 1997 |
JPX |
|
Parent Case Info
This application is a division of prior application Ser. No. 09/016,419, filed Jan. 30, 1998, which was a continuation-in-part of application Ser. No. 08/818,594, filed Mar. 18, 1997, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5760462 |
Barron et al. |
Jun 1998 |
|
Non-Patent Literature Citations (4)
Entry |
MacInnes et al., Chem. Mater. 4, 11-14 -(1992). |
MacInnes et al., Appl. Phys. Lett. 62(7), 711-713, Feb. 15, 1993. |
Tabib-Azar et al., Appl. Phys. Lett.63(5), 625-627, Aug. 2, 1993. |
Jenkins et al., Science, vol. 263, 1751-1753, Mar. 25, 1994. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
016419 |
Jan 1998 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
818594 |
Mar 1997 |
|